blob: 2141b8299aa4328829c693601fe57040e1082147 [file] [log] [blame]
Mingkai Hudd029362016-09-07 18:47:28 +08001/*
2 * Copyright 2016 Freescale Semiconductor
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7#ifndef __LS1046ARDB_H__
8#define __LS1046ARDB_H__
9
10#include "ls1046a_common.h"
11
Mingkai Hudd029362016-09-07 18:47:28 +080012#ifdef CONFIG_SD_BOOT
13#define CONFIG_SYS_TEXT_BASE 0x82000000
14#else
15#define CONFIG_SYS_TEXT_BASE 0x40100000
16#endif
17
18#define CONFIG_SYS_CLK_FREQ 100000000
19#define CONFIG_DDR_CLK_FREQ 100000000
20
21#define CONFIG_LAYERSCAPE_NS_ACCESS
22#define CONFIG_MISC_INIT_R
23
24#define CONFIG_DIMM_SLOTS_PER_CTLR 1
25/* Physical Memory Map */
26#define CONFIG_CHIP_SELECTS_PER_CTRL 4
27#define CONFIG_NR_DRAM_BANKS 2
28
29#define CONFIG_DDR_SPD
30#define SPD_EEPROM_ADDRESS 0x51
31#define CONFIG_SYS_SPD_BUS_NUM 0
32
33#define CONFIG_DDR_ECC
34#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
35#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
36#define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080037#ifndef CONFIG_SPL
Mingkai Hudd029362016-09-07 18:47:28 +080038#define CONFIG_FSL_DDR_INTERACTIVE /* Interactive debugging */
Hou Zhiqiangdc760ae2017-02-06 11:29:00 +080039#endif
Mingkai Hudd029362016-09-07 18:47:28 +080040
41#ifdef CONFIG_RAMBOOT_PBL
42#define CONFIG_SYS_FSL_PBL_PBI board/freescale/ls1046ardb/ls1046ardb_pbi.cfg
43#endif
44
45#ifdef CONFIG_SD_BOOT
46#ifdef CONFIG_EMMC_BOOT
47#define CONFIG_SYS_FSL_PBL_RCW \
48 board/freescale/ls1046ardb/ls1046ardb_rcw_emmc.cfg
49#else
50#define CONFIG_SYS_FSL_PBL_RCW board/freescale/ls1046ardb/ls1046ardb_rcw_sd.cfg
51#endif
52#endif
53
Mingkai Hudd029362016-09-07 18:47:28 +080054/* IFC */
55#define CONFIG_FSL_IFC
56
57/*
58 * NAND Flash Definitions
59 */
60#define CONFIG_NAND_FSL_IFC
61
62#define CONFIG_SYS_NAND_BASE 0x7e800000
63#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
64
65#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
66#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
67 | CSPR_PORT_SIZE_8 \
68 | CSPR_MSEL_NAND \
69 | CSPR_V)
70#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
71#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
72 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
73 | CSOR_NAND_ECC_MODE_8 /* 8-bit ECC */ \
74 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
75 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
76 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
77 | CSOR_NAND_PB(64)) /* 64 Pages Per Block */
78
79#define CONFIG_SYS_NAND_ONFI_DETECTION
80
81#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x7) | \
82 FTIM0_NAND_TWP(0x18) | \
83 FTIM0_NAND_TWCHT(0x7) | \
84 FTIM0_NAND_TWH(0xa))
85#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
86 FTIM1_NAND_TWBE(0x39) | \
87 FTIM1_NAND_TRR(0xe) | \
88 FTIM1_NAND_TRP(0x18))
89#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0xf) | \
90 FTIM2_NAND_TREH(0xa) | \
91 FTIM2_NAND_TWHRE(0x1e))
92#define CONFIG_SYS_NAND_FTIM3 0x0
93
94#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
95#define CONFIG_SYS_MAX_NAND_DEVICE 1
96#define CONFIG_MTD_NAND_VERIFY_WRITE
97#define CONFIG_CMD_NAND
98
99#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
100
101/*
102 * CPLD
103 */
104#define CONFIG_SYS_CPLD_BASE 0x7fb00000
105#define CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
106
107#define CONFIG_SYS_CPLD_CSPR_EXT (0x0)
108#define CONFIG_SYS_CPLD_CSPR (CSPR_PHYS_ADDR(CPLD_BASE_PHYS) | \
109 CSPR_PORT_SIZE_8 | \
110 CSPR_MSEL_GPCM | \
111 CSPR_V)
112#define CONFIG_SYS_CPLD_AMASK IFC_AMASK(64 * 1024)
113#define CONFIG_SYS_CPLD_CSOR CSOR_NOR_ADM_SHIFT(16)
114
115/* CPLD Timing parameters for IFC GPCM */
116#define CONFIG_SYS_CPLD_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
117 FTIM0_GPCM_TEADC(0x0e) | \
118 FTIM0_GPCM_TEAHC(0x0e))
119#define CONFIG_SYS_CPLD_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
120 FTIM1_GPCM_TRAD(0x3f))
121#define CONFIG_SYS_CPLD_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
122 FTIM2_GPCM_TCH(0xf) | \
123 FTIM2_GPCM_TWP(0x3E))
124#define CONFIG_SYS_CPLD_FTIM3 0x0
125
126/* IFC Timing Params */
127#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
128#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
129#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
130#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
131#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
132#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
133#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
134#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
135
136#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_CPLD_CSPR_EXT
137#define CONFIG_SYS_CSPR2 CONFIG_SYS_CPLD_CSPR
138#define CONFIG_SYS_AMASK2 CONFIG_SYS_CPLD_AMASK
139#define CONFIG_SYS_CSOR2 CONFIG_SYS_CPLD_CSOR
140#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_CPLD_FTIM0
141#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_CPLD_FTIM1
142#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_CPLD_FTIM2
143#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_CPLD_FTIM3
144
145/* EEPROM */
146#define CONFIG_ID_EEPROM
147#define CONFIG_SYS_I2C_EEPROM_NXID
148#define CONFIG_SYS_EEPROM_BUS_NUM 0
149#define CONFIG_SYS_I2C_EEPROM_ADDR 0x53
150#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
151#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
152#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
153#define I2C_RETIMER_ADDR 0x18
154
Hou Zhiqiangdccef2e2016-12-09 16:09:01 +0800155/* PMIC */
156#define CONFIG_POWER
157#ifdef CONFIG_POWER
158#define CONFIG_POWER_I2C
159#endif
160
Mingkai Hudd029362016-09-07 18:47:28 +0800161/*
162 * Environment
163 */
164#define CONFIG_ENV_OVERWRITE
165
166#if defined(CONFIG_SD_BOOT)
167#define CONFIG_ENV_IS_IN_MMC
168#define CONFIG_SYS_MMC_ENV_DEV 0
169#define CONFIG_ENV_OFFSET (1024 * 1024)
170#define CONFIG_ENV_SIZE 0x2000
171#else
172#define CONFIG_ENV_IS_IN_SPI_FLASH
173#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
174#define CONFIG_ENV_OFFSET 0x200000 /* 2MB */
175#define CONFIG_ENV_SECT_SIZE 0x40000 /* 256KB */
176#endif
177
178/* FMan */
179#ifdef CONFIG_SYS_DPAA_FMAN
180#define CONFIG_FMAN_ENET
181#define CONFIG_PHYLIB
182#define CONFIG_PHYLIB_10G
183#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
184
185#define CONFIG_PHY_REALTEK
186#define CONFIG_PHY_AQUANTIA
187#define AQR105_IRQ_MASK 0x80000000
188
189#define RGMII_PHY1_ADDR 0x1
190#define RGMII_PHY2_ADDR 0x2
191
192#define SGMII_PHY1_ADDR 0x3
193#define SGMII_PHY2_ADDR 0x4
194
195#define FM1_10GEC1_PHY_ADDR 0x0
196
197#define CONFIG_ETHPRIME "FM1@DTSEC3"
198#endif
199
200/* QSPI device */
201#ifdef CONFIG_FSL_QSPI
202#define CONFIG_SPI_FLASH_SPANSION
203#define FSL_QSPI_FLASH_SIZE (1 << 26)
204#define FSL_QSPI_FLASH_NUM 2
205#define CONFIG_SPI_FLASH_BAR
206#endif
207
jerry.huang@nxp.com97205ee2016-11-15 10:47:52 +0800208/* USB */
209#define CONFIG_HAS_FSL_XHCI_USB
210#ifdef CONFIG_HAS_FSL_XHCI_USB
211#define CONFIG_USB_XHCI_HCD
212#define CONFIG_USB_XHCI_FSL
213#define CONFIG_USB_XHCI_DWC3
214#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
215#define CONFIG_SYS_USB_XHCI_MAX_ROOT_PORTS 2
216#define CONFIG_CMD_USB
217#define CONFIG_USB_STORAGE
218#endif
219
Mingkai Hudd029362016-09-07 18:47:28 +0800220/* SATA */
221#define CONFIG_LIBATA
222#define CONFIG_SCSI_AHCI
223#define CONFIG_SCSI_AHCI_PLAT
224#define CONFIG_SCSI
Mingkai Hudd029362016-09-07 18:47:28 +0800225
226#define CONFIG_SYS_SATA AHCI_BASE_ADDR
227
228#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
229#define CONFIG_SYS_SCSI_MAX_LUN 1
230#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
231 CONFIG_SYS_SCSI_MAX_LUN)
Prabhakar Kushwaha9e0bb4c2016-12-26 12:15:08 +0530232
Mingkai Hudd029362016-09-07 18:47:28 +0800233#define CONFIG_BOOTCOMMAND "sf probe 0:0;sf read $kernel_load" \
234 "$kernel_start $kernel_size;" \
235 "bootm $kernel_load"
236
237#define MTDPARTS_DEFAULT "mtdparts=1550000.quadspi:1m(rcw)," \
238 "15m(u-boot),48m(kernel.itb);" \
239 "7e800000.flash:16m(nand_uboot)," \
240 "48m(nand_kernel),448m(nand_free)"
241
242#endif /* __LS1046ARDB_H__ */