Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2007-2008 |
Stelian Pop | c9e798d | 2011-11-01 00:00:39 +0100 | [diff] [blame] | 4 | * Stelian Pop <stelian@popies.net> |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 5 | * Lead Tech Design <www.leadtechdesign.com> |
| 6 | * |
| 7 | * Configuation settings for the AT91SAM9M10G45EK board(and AT91SAM9G45EKES). |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 8 | */ |
| 9 | |
| 10 | #ifndef __CONFIG_H |
| 11 | #define __CONFIG_H |
| 12 | |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 13 | #define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */ |
Jens Scharsig | 425de62 | 2010-02-03 22:45:42 +0100 | [diff] [blame] | 14 | |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 15 | /* ARM asynchronous clock */ |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 16 | #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 |
| 17 | #define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */ |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 18 | |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 19 | #define CONFIG_AT91SAM9M10G45EK |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 20 | |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 21 | #define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */ |
| 22 | #define CONFIG_SETUP_MEMORY_TAGS |
| 23 | #define CONFIG_INITRD_TAG |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 24 | #define CONFIG_SKIP_LOWLEVEL_INIT |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 25 | |
| 26 | /* general purpose I/O */ |
| 27 | #define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */ |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 28 | |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 29 | /* LCD */ |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 30 | #define LCD_BPP LCD_COLOR8 |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 31 | #define CONFIG_LCD_LOGO |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 32 | #undef LCD_TEST_PATTERN |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 33 | #define CONFIG_LCD_INFO |
| 34 | #define CONFIG_LCD_INFO_BELOW_LOGO |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 35 | #define CONFIG_ATMEL_LCD |
| 36 | #define CONFIG_ATMEL_LCD_RGB565 |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 37 | /* board specific(not enough SRAM) */ |
| 38 | #define CONFIG_AT91SAM9G45_LCD_BASE 0x73E00000 |
| 39 | |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 40 | /* |
| 41 | * BOOTP options |
| 42 | */ |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 43 | #define CONFIG_BOOTP_BOOTFILESIZE |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 44 | |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 45 | /* SDRAM */ |
Wenyou Yang | e61ed48 | 2017-09-14 11:07:42 +0800 | [diff] [blame] | 46 | #define CONFIG_SYS_SDRAM_BASE 0x70000000 |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 47 | #define CONFIG_SYS_SDRAM_SIZE 0x08000000 |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 48 | |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 49 | #define CONFIG_SYS_INIT_SP_ADDR \ |
Wenyou Yang | 59b3712 | 2017-04-18 15:15:48 +0800 | [diff] [blame] | 50 | (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - GENERATED_GBL_DATA_SIZE) |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 51 | |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 52 | /* NAND flash */ |
| 53 | #ifdef CONFIG_CMD_NAND |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 54 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 55 | #define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3 |
| 56 | #define CONFIG_SYS_NAND_DBW_8 |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 57 | /* our ALE is AD21 */ |
| 58 | #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) |
| 59 | /* our CLE is AD22 */ |
| 60 | #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) |
| 61 | #define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14 |
| 62 | #define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8 |
Wolfgang Denk | 2eb99ca | 2009-07-18 21:52:24 +0200 | [diff] [blame] | 63 | |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 64 | #endif |
| 65 | |
| 66 | /* Ethernet */ |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 67 | #define CONFIG_RESET_PHY_R |
Heiko Schocher | 4535a24 | 2013-11-18 08:07:23 +0100 | [diff] [blame] | 68 | #define CONFIG_AT91_WANTS_COMMON_PHY |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 69 | |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 70 | #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */ |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 71 | |
Wenyou Yang | 5541543 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 72 | #ifdef CONFIG_NAND_BOOT |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 73 | /* bootstrap + u-boot + env in nandflash */ |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 74 | |
Bo Shen | 0c58cfa | 2013-02-20 00:16:25 +0000 | [diff] [blame] | 75 | #define CONFIG_BOOTCOMMAND \ |
| 76 | "nand read 0x70000000 0x200000 0x300000;" \ |
Thomas Petazzoni | 5cfeec5 | 2011-08-04 11:08:50 +0000 | [diff] [blame] | 77 | "bootm 0x70000000" |
Wenyou Yang | 5541543 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 78 | #elif CONFIG_SD_BOOT |
Wu, Josh | 9637a1b | 2014-05-21 10:42:16 +0800 | [diff] [blame] | 79 | /* bootstrap + u-boot + env + linux in mmc */ |
Wu, Josh | 9637a1b | 2014-05-21 10:42:16 +0800 | [diff] [blame] | 80 | |
Wu, Josh | 9637a1b | 2014-05-21 10:42:16 +0800 | [diff] [blame] | 81 | #define CONFIG_BOOTCOMMAND "fatload mmc 0:1 0x71000000 dtb; " \ |
| 82 | "fatload mmc 0:1 0x72000000 zImage; " \ |
| 83 | "bootz 0x72000000 - 0x71000000" |
| 84 | #endif |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 85 | |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 86 | /* |
| 87 | * Size of malloc() pool |
| 88 | */ |
| 89 | #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000) |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 90 | |
Bo Shen | 41d41a9 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 91 | /* Defines for SPL */ |
Bo Shen | 41d41a9 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 92 | #define CONFIG_SPL_MAX_SIZE 0x010000 |
| 93 | #define CONFIG_SPL_STACK 0x310000 |
| 94 | |
Bo Shen | 41d41a9 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 95 | #define CONFIG_SYS_MONITOR_LEN 0x80000 |
| 96 | |
Wenyou Yang | 5541543 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 97 | #ifdef CONFIG_SD_BOOT |
Bo Shen | 41d41a9 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 98 | |
| 99 | #define CONFIG_SPL_BSS_START_ADDR 0x70000000 |
| 100 | #define CONFIG_SPL_BSS_MAX_SIZE 0x00080000 |
| 101 | #define CONFIG_SYS_SPL_MALLOC_START 0x70080000 |
| 102 | #define CONFIG_SYS_SPL_MALLOC_SIZE 0x00080000 |
| 103 | |
Bo Shen | 41d41a9 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 104 | #define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1 |
| 105 | #define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img" |
Bo Shen | 41d41a9 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 106 | |
Wenyou Yang | 5541543 | 2017-09-14 11:07:44 +0800 | [diff] [blame] | 107 | #elif CONFIG_NAND_BOOT |
Bo Shen | 41d41a9 | 2015-03-27 14:23:34 +0800 | [diff] [blame] | 108 | #define CONFIG_SPL_NAND_DRIVERS |
| 109 | #define CONFIG_SPL_NAND_BASE |
| 110 | #define CONFIG_SPL_NAND_ECC |
| 111 | #define CONFIG_SPL_NAND_SOFTECC |
| 112 | #define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000 |
| 113 | #define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000 |
| 114 | #define CONFIG_SYS_NAND_5_ADDR_CYCLE |
| 115 | |
| 116 | #define CONFIG_SYS_NAND_PAGE_SIZE 0x800 |
| 117 | #define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000 |
| 118 | #define CONFIG_SYS_NAND_PAGE_COUNT 64 |
| 119 | #define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS |
| 120 | #define CONFIG_SYS_NAND_ECCSIZE 256 |
| 121 | #define CONFIG_SYS_NAND_ECCBYTES 3 |
| 122 | #define CONFIG_SYS_NAND_OOBSIZE 64 |
| 123 | #define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \ |
| 124 | 48, 49, 50, 51, 52, 53, 54, 55, \ |
| 125 | 56, 57, 58, 59, 60, 61, 62, 63, } |
| 126 | #endif |
| 127 | |
| 128 | #define CONFIG_SPL_ATMEL_SIZE |
| 129 | #define CONFIG_SYS_MASTER_CLOCK 132096000 |
| 130 | #define CONFIG_SYS_AT91_PLLA 0x20c73f03 |
| 131 | #define CONFIG_SYS_MCKR 0x1301 |
| 132 | #define CONFIG_SYS_MCKR_CSS 0x1302 |
| 133 | |
Sedji Gaouaou | 22ee647 | 2009-07-09 10:16:29 +0200 | [diff] [blame] | 134 | #endif |