blob: 08884b36f07ba14cebc9f7411eaef79f5c96a8f9 [file] [log] [blame]
wdenk42d1f032003-10-15 23:53:47 +00001/*
wdenk0ac6f8b2004-07-09 23:27:13 +00002 * Copyright 2004 Freescale Semiconductor.
wdenk42d1f032003-10-15 23:53:47 +00003 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
5 *
6 * See file CREDITS for list of people who contributed to this
7 * project.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
wdenk0ac6f8b2004-07-09 23:27:13 +000025/*
26 * mpc8560ads board configuration file
27 *
28 * Please refer to doc/README.mpc85xx for more info.
29 *
30 * Make sure you change the MAC address and other network params first,
31 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
wdenk42d1f032003-10-15 23:53:47 +000032 */
33
34#ifndef __CONFIG_H
35#define __CONFIG_H
36
37/* High Level Configuration Options */
wdenk0ac6f8b2004-07-09 23:27:13 +000038#define CONFIG_BOOKE 1 /* BOOKE */
39#define CONFIG_E500 1 /* BOOKE e500 family */
40#define CONFIG_MPC85xx 1 /* MPC8540/MPC8560 */
Jon Loeliger9c4c5ae2005-07-23 10:37:35 -050041#define CONFIG_CPM2 1 /* has CPM2 */
wdenk0ac6f8b2004-07-09 23:27:13 +000042#define CONFIG_MPC8560ADS 1 /* MPC8560ADS board specific */
wdenk42d1f032003-10-15 23:53:47 +000043
wdenk0ac6f8b2004-07-09 23:27:13 +000044#define CONFIG_PCI
45#define CONFIG_TSEC_ENET /* tsec ethernet support */
Andy Flemingccc091a2007-05-08 17:27:43 -050046#undef CONFIG_ETHER_ON_FCC /* cpm FCC ethernet support */
wdenk42d1f032003-10-15 23:53:47 +000047#define CONFIG_ENV_OVERWRITE
wdenk9aea9532004-08-01 23:02:45 +000048#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
wdenk9aea9532004-08-01 23:02:45 +000049#define CONFIG_DDR_DLL /* possible DLL fix needed */
50#define CONFIG_DDR_2T_TIMING /* Sets the 2T timing bit */
wdenk42d1f032003-10-15 23:53:47 +000051
Jon Loeligerd9b94f22005-07-25 14:05:07 -050052#define CONFIG_DDR_ECC /* only for ECC DDR module */
53#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
54
Kumar Gala7232a272008-01-16 01:32:06 -060055#define CONFIG_FSL_LAW 1 /* Use common FSL init code */
wdenk42d1f032003-10-15 23:53:47 +000056
wdenk0ac6f8b2004-07-09 23:27:13 +000057/*
58 * sysclk for MPC85xx
59 *
60 * Two valid values are:
61 * 33000000
62 * 66000000
63 *
64 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
wdenk9aea9532004-08-01 23:02:45 +000065 * is likely the desired value here, so that is now the default.
66 * The board, however, can run at 66MHz. In any event, this value
67 * must match the settings of some switches. Details can be found
68 * in the README.mpc85xxads.
wdenk0ac6f8b2004-07-09 23:27:13 +000069 */
70
wdenk9aea9532004-08-01 23:02:45 +000071#ifndef CONFIG_SYS_CLK_FREQ
72#define CONFIG_SYS_CLK_FREQ 33000000
wdenk42d1f032003-10-15 23:53:47 +000073#endif
74
wdenk9aea9532004-08-01 23:02:45 +000075
wdenk0ac6f8b2004-07-09 23:27:13 +000076/*
77 * These can be toggled for performance analysis, otherwise use default.
78 */
79#define CONFIG_L2_CACHE /* toggle L2 cache */
80#define CONFIG_BTB /* toggle branch predition */
81#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
wdenk42d1f032003-10-15 23:53:47 +000082
wdenk0ac6f8b2004-07-09 23:27:13 +000083#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
wdenk42d1f032003-10-15 23:53:47 +000084
wdenk0ac6f8b2004-07-09 23:27:13 +000085#define CFG_INIT_DBCR DBCR_IDM /* Enable Debug Exceptions */
wdenk42d1f032003-10-15 23:53:47 +000086
wdenk9aea9532004-08-01 23:02:45 +000087#undef CFG_DRAM_TEST /* memory test, takes time */
wdenk0ac6f8b2004-07-09 23:27:13 +000088#define CFG_MEMTEST_START 0x00200000 /* memtest region */
wdenkc837dcb2004-01-20 23:12:12 +000089#define CFG_MEMTEST_END 0x00400000
wdenk42d1f032003-10-15 23:53:47 +000090
wdenk42d1f032003-10-15 23:53:47 +000091
92/*
93 * Base addresses -- Note these are effective addresses where the
94 * actual resources get mapped (not physical addresses)
95 */
wdenk0ac6f8b2004-07-09 23:27:13 +000096#define CFG_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
wdenk9aea9532004-08-01 23:02:45 +000097#define CFG_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
wdenk0ac6f8b2004-07-09 23:27:13 +000098#define CFG_IMMR CFG_CCSRBAR /* PQII uses CFG_IMMR */
wdenk42d1f032003-10-15 23:53:47 +000099
wdenk9aea9532004-08-01 23:02:45 +0000100
101/*
102 * DDR Setup
103 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000104#define CFG_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
wdenk42d1f032003-10-15 23:53:47 +0000105#define CFG_SDRAM_BASE CFG_DDR_SDRAM_BASE
wdenk9aea9532004-08-01 23:02:45 +0000106
107#if defined(CONFIG_SPD_EEPROM)
108 /*
109 * Determine DDR configuration from I2C interface.
110 */
111 #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
112
113#else
114 /*
115 * Manually set up DDR parameters
116 */
117 #define CFG_SDRAM_SIZE 128 /* DDR is 128MB */
118 #define CFG_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
119 #define CFG_DDR_CS0_CONFIG 0x80000002
120 #define CFG_DDR_TIMING_1 0x37344321
121 #define CFG_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
122 #define CFG_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
123 #define CFG_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
124 #define CFG_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
125#endif
126
wdenk42d1f032003-10-15 23:53:47 +0000127
wdenk0ac6f8b2004-07-09 23:27:13 +0000128/*
129 * SDRAM on the Local Bus
130 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000131#define CFG_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
wdenk0ac6f8b2004-07-09 23:27:13 +0000132#define CFG_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
wdenk42d1f032003-10-15 23:53:47 +0000133
wdenk0ac6f8b2004-07-09 23:27:13 +0000134#define CFG_FLASH_BASE 0xff000000 /* start of FLASH 16M */
135#define CFG_BR0_PRELIM 0xff001801 /* port size 32bit */
wdenk42d1f032003-10-15 23:53:47 +0000136
wdenk0ac6f8b2004-07-09 23:27:13 +0000137#define CFG_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
138#define CFG_MAX_FLASH_BANKS 1 /* number of banks */
139#define CFG_MAX_FLASH_SECT 64 /* sectors per device */
wdenk42d1f032003-10-15 23:53:47 +0000140#undef CFG_FLASH_CHECKSUM
wdenk0ac6f8b2004-07-09 23:27:13 +0000141#define CFG_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
142#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
wdenk42d1f032003-10-15 23:53:47 +0000143
wdenk0ac6f8b2004-07-09 23:27:13 +0000144#define CFG_MONITOR_BASE TEXT_BASE /* start of monitor */
145
wdenk42d1f032003-10-15 23:53:47 +0000146#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
147#define CFG_RAMBOOT
148#else
wdenk0ac6f8b2004-07-09 23:27:13 +0000149#undef CFG_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000150#endif
151
wdenkcf336782004-10-10 20:23:57 +0000152#define CFG_FLASH_CFI_DRIVER
153#define CFG_FLASH_CFI
154#define CFG_FLASH_EMPTY_INFO
wdenk0ac6f8b2004-07-09 23:27:13 +0000155
156#undef CONFIG_CLOCKS_IN_MHZ
wdenk42d1f032003-10-15 23:53:47 +0000157
wdenk42d1f032003-10-15 23:53:47 +0000158
wdenk0ac6f8b2004-07-09 23:27:13 +0000159/*
160 * Local Bus Definitions
161 */
162
163/*
164 * Base Register 2 and Option Register 2 configure SDRAM.
165 * The SDRAM base address, CFG_LBC_SDRAM_BASE, is 0xf0000000.
166 *
167 * For BR2, need:
168 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
169 * port-size = 32-bits = BR2[19:20] = 11
170 * no parity checking = BR2[21:22] = 00
171 * SDRAM for MSEL = BR2[24:26] = 011
172 * Valid = BR[31] = 1
173 *
174 * 0 4 8 12 16 20 24 28
175 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
176 *
177 * FIXME: CFG_LBC_SDRAM_BASE should be masked and OR'ed into
178 * FIXME: the top 17 bits of BR2.
179 */
180
181#define CFG_BR2_PRELIM 0xf0001861
182
183/*
184 * The SDRAM size in MB, CFG_LBC_SDRAM_SIZE, is 64.
185 *
186 * For OR2, need:
187 * 64MB mask for AM, OR2[0:7] = 1111 1100
188 * XAM, OR2[17:18] = 11
189 * 9 columns OR2[19-21] = 010
190 * 13 rows OR2[23-25] = 100
191 * EAD set for extra time OR[31] = 1
192 *
193 * 0 4 8 12 16 20 24 28
194 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
195 */
196
wdenk42d1f032003-10-15 23:53:47 +0000197#define CFG_OR2_PRELIM 0xfc006901
wdenk0ac6f8b2004-07-09 23:27:13 +0000198
199#define CFG_LBC_LCRR 0x00030004 /* LB clock ratio reg */
200#define CFG_LBC_LBCR 0x00000000 /* LB config reg */
201#define CFG_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
202#define CFG_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
203
204/*
205 * LSDMR masks
206 */
207#define CFG_LBC_LSDMR_RFEN (1 << (31 - 1))
208#define CFG_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
209#define CFG_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
210#define CFG_LBC_LSDMR_RFCR5 (3 << (31 - 16))
211#define CFG_LBC_LSDMR_RFCR16 (7 << (31 - 16))
212#define CFG_LBC_LSDMR_PRETOACT3 (3 << (31 - 19))
213#define CFG_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
214#define CFG_LBC_LSDMR_ACTTORW3 (3 << (31 - 22))
215#define CFG_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
216#define CFG_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
217#define CFG_LBC_LSDMR_BL8 (1 << (31 - 23))
218#define CFG_LBC_LSDMR_WRC2 (2 << (31 - 27))
219#define CFG_LBC_LSDMR_WRC4 (0 << (31 - 27))
220#define CFG_LBC_LSDMR_BUFCMD (1 << (31 - 29))
221#define CFG_LBC_LSDMR_CL3 (3 << (31 - 31))
222
223#define CFG_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
224#define CFG_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
225#define CFG_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
226#define CFG_LBC_LSDMR_OP_MRW (3 << (31 - 4))
227#define CFG_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
228#define CFG_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
229#define CFG_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
230#define CFG_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
231
232#define CFG_LBC_LSDMR_COMMON ( CFG_LBC_LSDMR_BSMA1516 \
233 | CFG_LBC_LSDMR_RFCR5 \
234 | CFG_LBC_LSDMR_PRETOACT3 \
235 | CFG_LBC_LSDMR_ACTTORW3 \
236 | CFG_LBC_LSDMR_BL8 \
237 | CFG_LBC_LSDMR_WRC2 \
238 | CFG_LBC_LSDMR_CL3 \
239 | CFG_LBC_LSDMR_RFEN \
240 )
241
242/*
243 * SDRAM Controller configuration sequence.
244 */
245#define CFG_LBC_LSDMR_1 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000246 | CFG_LBC_LSDMR_OP_PCHALL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000247#define CFG_LBC_LSDMR_2 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000248 | CFG_LBC_LSDMR_OP_ARFRSH)
wdenk0ac6f8b2004-07-09 23:27:13 +0000249#define CFG_LBC_LSDMR_3 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000250 | CFG_LBC_LSDMR_OP_ARFRSH)
wdenk0ac6f8b2004-07-09 23:27:13 +0000251#define CFG_LBC_LSDMR_4 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000252 | CFG_LBC_LSDMR_OP_MRW)
wdenk0ac6f8b2004-07-09 23:27:13 +0000253#define CFG_LBC_LSDMR_5 ( CFG_LBC_LSDMR_COMMON \
wdenk9aea9532004-08-01 23:02:45 +0000254 | CFG_LBC_LSDMR_OP_NORMAL)
wdenk0ac6f8b2004-07-09 23:27:13 +0000255
wdenk42d1f032003-10-15 23:53:47 +0000256
wdenk9aea9532004-08-01 23:02:45 +0000257/*
258 * 32KB, 8-bit wide for ADS config reg
259 */
260#define CFG_BR4_PRELIM 0xf8000801
wdenk42d1f032003-10-15 23:53:47 +0000261#define CFG_OR4_PRELIM 0xffffe1f1
262#define CFG_BCSR (CFG_BR4_PRELIM & 0xffff8000)
263
264#define CONFIG_L1_INIT_RAM
wdenk0ac6f8b2004-07-09 23:27:13 +0000265#define CFG_INIT_RAM_LOCK 1
wdenk9aea9532004-08-01 23:02:45 +0000266#define CFG_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
wdenk0ac6f8b2004-07-09 23:27:13 +0000267#define CFG_INIT_RAM_END 0x4000 /* End of used area in RAM */
wdenk42d1f032003-10-15 23:53:47 +0000268
wdenk0ac6f8b2004-07-09 23:27:13 +0000269#define CFG_GBL_DATA_SIZE 128 /* num bytes initial data */
wdenk42d1f032003-10-15 23:53:47 +0000270#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
271#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
272
wdenka1191902005-01-09 17:12:27 +0000273#define CFG_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
wdenk0ac6f8b2004-07-09 23:27:13 +0000274#define CFG_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
wdenk42d1f032003-10-15 23:53:47 +0000275
276/* Serial Port */
wdenk0ac6f8b2004-07-09 23:27:13 +0000277#define CONFIG_CONS_ON_SCC /* define if console on SCC */
278#undef CONFIG_CONS_NONE /* define if console on something else */
279#define CONFIG_CONS_INDEX 1 /* which serial channel for console */
wdenk42d1f032003-10-15 23:53:47 +0000280
wdenk0ac6f8b2004-07-09 23:27:13 +0000281#define CONFIG_BAUDRATE 115200
wdenk42d1f032003-10-15 23:53:47 +0000282
283#define CFG_BAUDRATE_TABLE \
284 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
285
286/* Use the HUSH parser */
287#define CFG_HUSH_PARSER
wdenk0ac6f8b2004-07-09 23:27:13 +0000288#ifdef CFG_HUSH_PARSER
wdenk42d1f032003-10-15 23:53:47 +0000289#define CFG_PROMPT_HUSH_PS2 "> "
290#endif
291
Matthew McClintock0e163872006-06-28 10:43:36 -0500292/* pass open firmware flat tree */
Kumar Gala5ce71582007-11-28 22:40:31 -0600293#define CONFIG_OF_LIBFDT 1
294#define CONFIG_OF_BOARD_SETUP 1
295#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Matthew McClintock0e163872006-06-28 10:43:36 -0500296
Jon Loeliger20476722006-10-20 15:50:15 -0500297/*
298 * I2C
299 */
300#define CONFIG_FSL_I2C /* Use FSL common I2C driver */
301#define CONFIG_HARD_I2C /* I2C with hardware support*/
wdenk42d1f032003-10-15 23:53:47 +0000302#undef CONFIG_SOFT_I2C /* I2C bit-banged */
wdenk0ac6f8b2004-07-09 23:27:13 +0000303#define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
wdenk42d1f032003-10-15 23:53:47 +0000304#define CFG_I2C_SLAVE 0x7F
wdenk9aea9532004-08-01 23:02:45 +0000305#define CFG_I2C_NOPROBES {0x69} /* Don't probe these addrs */
Jon Loeliger20476722006-10-20 15:50:15 -0500306#define CFG_I2C_OFFSET 0x3000
wdenk42d1f032003-10-15 23:53:47 +0000307
wdenk0ac6f8b2004-07-09 23:27:13 +0000308/* RapidIO MMU */
309#define CFG_RIO_MEM_BASE 0xc0000000 /* base address */
310#define CFG_RIO_MEM_PHYS CFG_RIO_MEM_BASE
311#define CFG_RIO_MEM_SIZE 0x20000000 /* 128M */
wdenk42d1f032003-10-15 23:53:47 +0000312
wdenk0ac6f8b2004-07-09 23:27:13 +0000313/*
314 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300315 * Memory space is mapped 1-1, but I/O space must start from 0.
wdenk0ac6f8b2004-07-09 23:27:13 +0000316 */
317#define CFG_PCI1_MEM_BASE 0x80000000
318#define CFG_PCI1_MEM_PHYS CFG_PCI1_MEM_BASE
319#define CFG_PCI1_MEM_SIZE 0x20000000 /* 512M */
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300320#define CFG_PCI1_IO_BASE 0x00000000
321#define CFG_PCI1_IO_PHYS 0xe2000000
322#define CFG_PCI1_IO_SIZE 0x100000 /* 1M */
wdenk0ac6f8b2004-07-09 23:27:13 +0000323
324#if defined(CONFIG_PCI)
325
wdenk42d1f032003-10-15 23:53:47 +0000326#define CONFIG_NET_MULTI
wdenk9aea9532004-08-01 23:02:45 +0000327#define CONFIG_PCI_PNP /* do pci plug-and-play */
wdenk0ac6f8b2004-07-09 23:27:13 +0000328
329#undef CONFIG_EEPRO100
wdenk42d1f032003-10-15 23:53:47 +0000330#undef CONFIG_TULIP
wdenk0ac6f8b2004-07-09 23:27:13 +0000331
332#if !defined(CONFIG_PCI_PNP)
333 #define PCI_ENET0_IOADDR 0xe0000000
334 #define PCI_ENET0_MEMADDR 0xe0000000
335 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
wdenk42d1f032003-10-15 23:53:47 +0000336#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000337
338#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
339#define CFG_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
340
341#endif /* CONFIG_PCI */
342
343
Andy Flemingccc091a2007-05-08 17:27:43 -0500344#ifdef CONFIG_TSEC_ENET
wdenk0ac6f8b2004-07-09 23:27:13 +0000345
346#ifndef CONFIG_NET_MULTI
347#define CONFIG_NET_MULTI 1
348#endif
349
Andy Flemingccc091a2007-05-08 17:27:43 -0500350#ifndef CONFIG_MII
wdenk0ac6f8b2004-07-09 23:27:13 +0000351#define CONFIG_MII 1 /* MII PHY management */
Andy Flemingccc091a2007-05-08 17:27:43 -0500352#endif
Kim Phillips255a35772007-05-16 16:52:19 -0500353#define CONFIG_TSEC1 1
354#define CONFIG_TSEC1_NAME "TSEC0"
355#define CONFIG_TSEC2 1
356#define CONFIG_TSEC2_NAME "TSEC1"
wdenk0ac6f8b2004-07-09 23:27:13 +0000357#define TSEC1_PHY_ADDR 0
358#define TSEC2_PHY_ADDR 1
359#define TSEC1_PHYIDX 0
360#define TSEC2_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500361#define TSEC1_FLAGS TSEC_GIGABIT
362#define TSEC2_FLAGS TSEC_GIGABIT
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500363
364/* Options are: TSEC[0-1] */
365#define CONFIG_ETHPRIME "TSEC0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000366
Andy Flemingccc091a2007-05-08 17:27:43 -0500367#endif /* CONFIG_TSEC_ENET */
wdenk0ac6f8b2004-07-09 23:27:13 +0000368
Andy Flemingccc091a2007-05-08 17:27:43 -0500369#ifdef CONFIG_ETHER_ON_FCC /* CPM FCC Ethernet */
370
wdenk0ac6f8b2004-07-09 23:27:13 +0000371#undef CONFIG_ETHER_NONE /* define if ether on something else */
372#define CONFIG_ETHER_INDEX 2 /* which channel for ether */
373
374#if (CONFIG_ETHER_INDEX == 2)
wdenk42d1f032003-10-15 23:53:47 +0000375 /*
376 * - Rx-CLK is CLK13
377 * - Tx-CLK is CLK14
378 * - Select bus for bd/buffers
379 * - Full duplex
380 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000381 #define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
382 #define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
383 #define CFG_CPMFCR_RAMTYPE 0
384 #define CFG_FCC_PSMR (FCC_PSMR_FDE)
wdenk42d1f032003-10-15 23:53:47 +0000385 #define FETH2_RST 0x01
wdenk0ac6f8b2004-07-09 23:27:13 +0000386#elif (CONFIG_ETHER_INDEX == 3)
wdenk42d1f032003-10-15 23:53:47 +0000387 /* need more definitions here for FE3 */
388 #define FETH3_RST 0x80
wdenk0ac6f8b2004-07-09 23:27:13 +0000389#endif /* CONFIG_ETHER_INDEX */
390
Andy Flemingccc091a2007-05-08 17:27:43 -0500391#ifndef CONFIG_MII
392#define CONFIG_MII 1 /* MII PHY management */
393#endif
394
wdenk0ac6f8b2004-07-09 23:27:13 +0000395#define CONFIG_BITBANGMII /* bit-bang MII PHY management */
396
wdenk42d1f032003-10-15 23:53:47 +0000397/*
398 * GPIO pins used for bit-banged MII communications
399 */
400#define MDIO_PORT 2 /* Port C */
401#define MDIO_ACTIVE (iop->pdir |= 0x00400000)
402#define MDIO_TRISTATE (iop->pdir &= ~0x00400000)
403#define MDIO_READ ((iop->pdat & 0x00400000) != 0)
404
405#define MDIO(bit) if(bit) iop->pdat |= 0x00400000; \
406 else iop->pdat &= ~0x00400000
407
408#define MDC(bit) if(bit) iop->pdat |= 0x00200000; \
409 else iop->pdat &= ~0x00200000
410
411#define MIIDELAY udelay(1)
wdenk0ac6f8b2004-07-09 23:27:13 +0000412
wdenk42d1f032003-10-15 23:53:47 +0000413#endif
414
wdenk0ac6f8b2004-07-09 23:27:13 +0000415
416/*
417 * Environment
418 */
wdenk42d1f032003-10-15 23:53:47 +0000419#ifndef CFG_RAMBOOT
wdenk42d1f032003-10-15 23:53:47 +0000420 #define CFG_ENV_IS_IN_FLASH 1
421 #define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
wdenk0ac6f8b2004-07-09 23:27:13 +0000422 #define CFG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
wdenk42d1f032003-10-15 23:53:47 +0000423 #define CFG_ENV_SIZE 0x2000
424#else
wdenk9aea9532004-08-01 23:02:45 +0000425 #define CFG_NO_FLASH 1 /* Flash is not usable now */
426 #define CFG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
427 #define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
428 #define CFG_ENV_SIZE 0x2000
wdenk42d1f032003-10-15 23:53:47 +0000429#endif
430
wdenk0ac6f8b2004-07-09 23:27:13 +0000431#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
432#define CFG_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
wdenk42d1f032003-10-15 23:53:47 +0000433
Jon Loeliger2835e512007-06-13 13:22:08 -0500434/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500435 * BOOTP options
436 */
437#define CONFIG_BOOTP_BOOTFILESIZE
438#define CONFIG_BOOTP_BOOTPATH
439#define CONFIG_BOOTP_GATEWAY
440#define CONFIG_BOOTP_HOSTNAME
441
442
443/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500444 * Command line configuration.
445 */
446#include <config_cmd_default.h>
447
448#define CONFIG_CMD_PING
449#define CONFIG_CMD_I2C
Kumar Gala82ac8c92007-12-07 12:04:30 -0600450#define CONFIG_CMD_ELF
Jon Loeliger2835e512007-06-13 13:22:08 -0500451
452#if defined(CONFIG_PCI)
453 #define CONFIG_CMD_PCI
wdenk42d1f032003-10-15 23:53:47 +0000454#endif
wdenk0ac6f8b2004-07-09 23:27:13 +0000455
Jon Loeliger2835e512007-06-13 13:22:08 -0500456#if defined(CONFIG_ETHER_ON_FCC)
457 #define CONFIG_CMD_MII
458#endif
459
460#if defined(CFG_RAMBOOT)
461 #undef CONFIG_CMD_ENV
462 #undef CONFIG_CMD_LOADS
463#endif
464
wdenk42d1f032003-10-15 23:53:47 +0000465
wdenk0ac6f8b2004-07-09 23:27:13 +0000466#undef CONFIG_WATCHDOG /* watchdog disabled */
wdenk42d1f032003-10-15 23:53:47 +0000467
468/*
469 * Miscellaneous configurable options
470 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000471#define CFG_LONGHELP /* undef to save memory */
Kumar Gala22abb2d2007-11-29 10:34:28 -0600472#define CONFIG_CMDLINE_EDITING /* Command-line editing */
wdenk42d1f032003-10-15 23:53:47 +0000473#define CFG_LOAD_ADDR 0x1000000 /* default load address */
wdenk0ac6f8b2004-07-09 23:27:13 +0000474#define CFG_PROMPT "=> " /* Monitor Command Prompt */
475
Jon Loeliger2835e512007-06-13 13:22:08 -0500476#if defined(CONFIG_CMD_KGDB)
wdenk0ac6f8b2004-07-09 23:27:13 +0000477 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
478#else
479 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
480#endif
481
482#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
483#define CFG_MAXARGS 16 /* max number of command args */
484#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
485#define CFG_HZ 1000 /* decrementer freq: 1ms ticks */
wdenk42d1f032003-10-15 23:53:47 +0000486
487/*
488 * For booting Linux, the board info and command line data
489 * have to be in the first 8 MB of memory, since this is
490 * the maximum mapped by the Linux kernel during initialization.
491 */
wdenk0ac6f8b2004-07-09 23:27:13 +0000492#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
wdenk42d1f032003-10-15 23:53:47 +0000493
wdenk42d1f032003-10-15 23:53:47 +0000494/*
495 * Internal Definitions
496 *
497 * Boot Flags
498 */
499#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
wdenk0ac6f8b2004-07-09 23:27:13 +0000500#define BOOTFLAG_WARM 0x02 /* Software reboot */
wdenk42d1f032003-10-15 23:53:47 +0000501
Jon Loeliger2835e512007-06-13 13:22:08 -0500502#if defined(CONFIG_CMD_KGDB)
wdenk42d1f032003-10-15 23:53:47 +0000503#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
504#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
505#endif
506
wdenk9aea9532004-08-01 23:02:45 +0000507
508/*
509 * Environment Configuration
510 */
511
wdenk0ac6f8b2004-07-09 23:27:13 +0000512/* The mac addresses for all ethernet interface */
wdenk42d1f032003-10-15 23:53:47 +0000513#if defined(CONFIG_TSEC_ENET) || defined(CONFIG_ETHER_ON_FCC)
Andy Fleming10327dc2007-08-16 16:35:02 -0500514#define CONFIG_HAS_ETH0
wdenk0ac6f8b2004-07-09 23:27:13 +0000515#define CONFIG_ETHADDR 00:E0:0C:00:00:FD
wdenke2ffd592004-12-31 09:32:47 +0000516#define CONFIG_HAS_ETH1
wdenk0ac6f8b2004-07-09 23:27:13 +0000517#define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
wdenke2ffd592004-12-31 09:32:47 +0000518#define CONFIG_HAS_ETH2
wdenk0ac6f8b2004-07-09 23:27:13 +0000519#define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
Kumar Gala5ce71582007-11-28 22:40:31 -0600520#define CONFIG_HAS_ETH3
521#define CONFIG_ETH3ADDR 00:E0:0C:00:03:FD
wdenk42d1f032003-10-15 23:53:47 +0000522#endif
523
wdenk0ac6f8b2004-07-09 23:27:13 +0000524#define CONFIG_IPADDR 192.168.1.253
525
526#define CONFIG_HOSTNAME unknown
527#define CONFIG_ROOTPATH /nfsroot
528#define CONFIG_BOOTFILE your.uImage
529
530#define CONFIG_SERVERIP 192.168.1.1
531#define CONFIG_GATEWAYIP 192.168.1.1
532#define CONFIG_NETMASK 255.255.255.0
533
534#define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
535
wdenk9aea9532004-08-01 23:02:45 +0000536#define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
wdenk0ac6f8b2004-07-09 23:27:13 +0000537#undef CONFIG_BOOTARGS /* the boot command will set bootargs */
538
539#define CONFIG_BAUDRATE 115200
540
wdenk9aea9532004-08-01 23:02:45 +0000541#define CONFIG_EXTRA_ENV_SETTINGS \
wdenk0ac6f8b2004-07-09 23:27:13 +0000542 "netdev=eth0\0" \
Andy Flemingd3ec0d92007-05-10 17:50:01 -0500543 "consoledev=ttyCPM\0" \
544 "ramdiskaddr=1000000\0" \
Andy Flemingccc091a2007-05-08 17:27:43 -0500545 "ramdiskfile=your.ramdisk.u-boot\0" \
546 "fdtaddr=400000\0" \
547 "fdtfile=mpc8560ads.dtb\0"
wdenk0ac6f8b2004-07-09 23:27:13 +0000548
wdenk9aea9532004-08-01 23:02:45 +0000549#define CONFIG_NFSBOOTCOMMAND \
wdenk0ac6f8b2004-07-09 23:27:13 +0000550 "setenv bootargs root=/dev/nfs rw " \
551 "nfsroot=$serverip:$rootpath " \
552 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
553 "console=$consoledev,$baudrate $othbootargs;" \
554 "tftp $loadaddr $bootfile;" \
Andy Flemingccc091a2007-05-08 17:27:43 -0500555 "tftp $fdtaddr $fdtfile;" \
556 "bootm $loadaddr - $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000557
558#define CONFIG_RAMBOOTCOMMAND \
559 "setenv bootargs root=/dev/ram rw " \
560 "console=$consoledev,$baudrate $othbootargs;" \
561 "tftp $ramdiskaddr $ramdiskfile;" \
562 "tftp $loadaddr $bootfile;" \
Andy Flemingd3ec0d92007-05-10 17:50:01 -0500563 "tftp $fdtaddr $fdtfile;" \
564 "bootm $loadaddr $ramdiskaddr $fdtaddr"
wdenk0ac6f8b2004-07-09 23:27:13 +0000565
566#define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
wdenk42d1f032003-10-15 23:53:47 +0000567
568#endif /* __CONFIG_H */