blob: b830a98ccdb4627b0866ef93c5d9984b4917e854 [file] [log] [blame]
Kim Phillips1c274c42007-07-25 19:25:33 -05001/*
2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms of the GNU General Public License version 2 as published
6 * by the Free Software Foundation.
7 */
8
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Kim Phillips1c274c42007-07-25 19:25:33 -050012/*
13 * High Level Configuration Options
14 */
15#define CONFIG_E300 1 /* E300 family */
16#define CONFIG_QE 1 /* Has QE */
Peter Tyser0f898602009-05-22 17:23:24 -050017#define CONFIG_MPC83xx 1 /* MPC83xx family */
Peter Tyser2c7920a2009-05-22 17:23:25 -050018#define CONFIG_MPC832x 1 /* MPC832x CPU specific */
Kim Phillips1c274c42007-07-25 19:25:33 -050019
Wolfgang Denk2ae18242010-10-06 09:05:45 +020020#define CONFIG_SYS_TEXT_BASE 0xFE000000
21
Kim Phillips1c274c42007-07-25 19:25:33 -050022#define CONFIG_PCI 1
Kim Phillips1c274c42007-07-25 19:25:33 -050023
24/*
25 * System Clock Setup
26 */
27#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
28
29#ifndef CONFIG_SYS_CLK_FREQ
30#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
31#endif
32
33/*
34 * Hardware Reset Configuration Word
35 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020036#define CONFIG_SYS_HRCW_LOW (\
Kim Phillips1c274c42007-07-25 19:25:33 -050037 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
38 HRCWL_DDR_TO_SCB_CLK_2X1 |\
39 HRCWL_VCO_1X2 |\
40 HRCWL_CSB_TO_CLKIN_2X1 |\
41 HRCWL_CORE_TO_CSB_2_5X1 |\
42 HRCWL_CE_PLL_VCO_DIV_2 |\
43 HRCWL_CE_PLL_DIV_1X1 |\
44 HRCWL_CE_TO_PLL_1X3)
45
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020046#define CONFIG_SYS_HRCW_HIGH (\
Kim Phillips1c274c42007-07-25 19:25:33 -050047 HRCWH_PCI_HOST |\
48 HRCWH_PCI1_ARBITER_ENABLE |\
49 HRCWH_CORE_ENABLE |\
50 HRCWH_FROM_0X00000100 |\
51 HRCWH_BOOTSEQ_DISABLE |\
52 HRCWH_SW_WATCHDOG_DISABLE |\
53 HRCWH_ROM_LOC_LOCAL_16BIT |\
54 HRCWH_BIG_ENDIAN |\
55 HRCWH_LALE_NORMAL)
56
57/*
58 * System IO Config
59 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020060#define CONFIG_SYS_SICRL 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -050061
Kim Phillips1c274c42007-07-25 19:25:33 -050062/*
63 * IMMR new address
64 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020065#define CONFIG_SYS_IMMR 0xE0000000
Kim Phillips1c274c42007-07-25 19:25:33 -050066
67/*
Michael Barkowski5bbeea82008-03-20 13:15:34 -040068 * System performance
69 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020070#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050071#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
72/* (0-1) Optimize transactions between CSB and the SEC and QUICC Engine block */
73#define CONFIG_SYS_SPCR_OPT 1
Michael Barkowski5bbeea82008-03-20 13:15:34 -040074
75/*
Kim Phillips1c274c42007-07-25 19:25:33 -050076 * DDR Setup
77 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050078#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
79#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Joe Hershberger4dde49d2011-10-11 23:57:12 -050081#define CONFIG_SYS_DDRCDR 0x73000002 /* DDR II voltage is 1.8V */
Kim Phillips1c274c42007-07-25 19:25:33 -050082
83#undef CONFIG_SPD_EEPROM
84#if defined(CONFIG_SPD_EEPROM)
85/* Determine DDR configuration from I2C interface
86 */
87#define SPD_EEPROM_ADDRESS 0x51 /* DDR SODIMM */
88#else
89/* Manually set up DDR parameters
90 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050091#define CONFIG_SYS_DDR_SIZE 64 /* MB */
92#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Michael Barkowski5bbeea82008-03-20 13:15:34 -040093 | CSCONFIG_ODT_WR_ACS \
Joe Hershberger4dde49d2011-10-11 23:57:12 -050094 | CSCONFIG_ROW_BIT_13 \
95 | CSCONFIG_COL_BIT_9)
Michael Barkowski5bbeea82008-03-20 13:15:34 -040096 /* 0x80010101 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -050097#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
98 | (0 << TIMING_CFG0_WRT_SHIFT) \
99 | (0 << TIMING_CFG0_RRT_SHIFT) \
100 | (0 << TIMING_CFG0_WWT_SHIFT) \
101 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
102 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
103 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
104 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -0400105 /* 0x00220802 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500106#define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
107 | (6 << TIMING_CFG1_ACTTOPRE_SHIFT) \
108 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
109 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
110 | (3 << TIMING_CFG1_REFREC_SHIFT) \
111 | (2 << TIMING_CFG1_WRREC_SHIFT) \
112 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
113 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400114 /* 0x26253222 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500115#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
116 | (31 << TIMING_CFG2_CPO_SHIFT) \
117 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
118 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
119 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
120 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
121 | (7 << TIMING_CFG2_FOUR_ACT_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400122 /* 0x1f9048c7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_DDR_TIMING_3 0x00000000
124#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Michael Barkowskifc549c82008-03-20 13:15:28 -0400125 /* 0x02000000 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500126#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
127 | (0x0232 << SDRAM_MODE_SD_SHIFT))
Michael Barkowski5bbeea82008-03-20 13:15:34 -0400128 /* 0x44480232 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500129#define CONFIG_SYS_DDR_MODE2 0x8000c000
130#define CONFIG_SYS_DDR_INTERVAL ((800 << SDRAM_INTERVAL_REFINT_SHIFT) \
131 | (100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Michael Barkowskifc549c82008-03-20 13:15:28 -0400132 /* 0x03200064 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200133#define CONFIG_SYS_DDR_CS0_BNDS 0x00000003
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500134#define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
Michael Barkowskifc549c82008-03-20 13:15:28 -0400135 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500136 | SDRAM_CFG_32_BE)
Michael Barkowskifc549c82008-03-20 13:15:28 -0400137 /* 0x43080000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
Kim Phillips1c274c42007-07-25 19:25:33 -0500139#endif
140
141/*
142 * Memory test
143 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
145#define CONFIG_SYS_MEMTEST_START 0x00030000 /* memtest region */
146#define CONFIG_SYS_MEMTEST_END 0x03f00000
Kim Phillips1c274c42007-07-25 19:25:33 -0500147
148/*
149 * The reserved memory
150 */
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200151#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Kim Phillips1c274c42007-07-25 19:25:33 -0500152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
154#define CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500155#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#undef CONFIG_SYS_RAMBOOT
Kim Phillips1c274c42007-07-25 19:25:33 -0500157#endif
158
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500160#define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
161#define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
Kim Phillips1c274c42007-07-25 19:25:33 -0500162
163/*
164 * Initial RAM Base Address Setup
165 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500167#define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
168#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
169#define CONFIG_SYS_GBL_DATA_OFFSET \
170 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Kim Phillips1c274c42007-07-25 19:25:33 -0500171
172/*
173 * Local Bus Configuration & Clock Setup
174 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500175#define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
176#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200177#define CONFIG_SYS_LBC_LBCR 0x00000000
Kim Phillips1c274c42007-07-25 19:25:33 -0500178
179/*
180 * FLASH on the Local Bus
181 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200183#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500184#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_FLASH_SIZE 16 /* FLASH size is 16M */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500186#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
Kim Phillips1c274c42007-07-25 19:25:33 -0500187
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500188 /* Window base at flash base */
189#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_LBLAWAR0_PRELIM 0x80000018 /* 32MB window size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500191
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500192#define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
193 | (2 << BR_PS_SHIFT) /* 16 bit port */ \
194 | BR_V) /* valid */
195#define CONFIG_SYS_OR0_PRELIM 0xfe006ff7 /* 16MB Flash size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500196
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500197#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
198#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
Kim Phillips1c274c42007-07-25 19:25:33 -0500199
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200200#undef CONFIG_SYS_FLASH_CHECKSUM
Kim Phillips1c274c42007-07-25 19:25:33 -0500201
202/*
203 * SDRAM on the Local Bus
204 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500205#undef CONFIG_SYS_LB_SDRAM /* The board has not SRDAM on local bus */
Kim Phillips1c274c42007-07-25 19:25:33 -0500206
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#ifdef CONFIG_SYS_LB_SDRAM
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500208#define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* SDRAM base addr */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Kim Phillips1c274c42007-07-25 19:25:33 -0500210
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200211#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
212#define CONFIG_SYS_LBLAWAR2_PRELIM 0x80000019 /* 64MB */
Kim Phillips1c274c42007-07-25 19:25:33 -0500213
214/*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
215/*
216 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200217 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Kim Phillips1c274c42007-07-25 19:25:33 -0500218 *
219 * For BR2, need:
220 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
221 * port size = 32-bits = BR2[19:20] = 11
222 * no parity checking = BR2[21:22] = 00
223 * SDRAM for MSEL = BR2[24:26] = 011
224 * Valid = BR[31] = 1
225 *
226 * 0 4 8 12 16 20 24 28
227 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
228 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229 * CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Kim Phillips1c274c42007-07-25 19:25:33 -0500230 * the top 17 bits of BR2.
231 */
232
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500233 /*Port size=32bit, MSEL=SDRAM */
234#define CONFIG_SYS_BR2_PRELIM 0xf0001861
Kim Phillips1c274c42007-07-25 19:25:33 -0500235
236/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Kim Phillips1c274c42007-07-25 19:25:33 -0500238 *
239 * For OR2, need:
240 * 64MB mask for AM, OR2[0:7] = 1111 1100
241 * XAM, OR2[17:18] = 11
242 * 9 columns OR2[19-21] = 010
243 * 13 rows OR2[23-25] = 100
244 * EAD set for extra time OR[31] = 1
245 *
246 * 0 4 8 12 16 20 24 28
247 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
248 */
249
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200250#define CONFIG_SYS_OR2_PRELIM 0xfc006901
Kim Phillips1c274c42007-07-25 19:25:33 -0500251
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500252 /* LB sdram refresh timer, about 6us */
253#define CONFIG_SYS_LBC_LSRT 0x32000000
254 /* LB refresh timer prescal, 266MHz/32 */
255#define CONFIG_SYS_LBC_MRTPR 0x20000000
Kim Phillips1c274c42007-07-25 19:25:33 -0500256
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_LBC_LSDMR_COMMON 0x0063b723
Kim Phillips1c274c42007-07-25 19:25:33 -0500258
Kim Phillips1c274c42007-07-25 19:25:33 -0500259#endif
260
261/*
262 * Windows to access PIB via local bus
263 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500264 /* windows base 0xf8008000 */
265#define CONFIG_SYS_LBLAWBAR3_PRELIM 0xf8008000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_LBLAWAR3_PRELIM 0x8000000f /* windows size 64KB */
Kim Phillips1c274c42007-07-25 19:25:33 -0500267
268/*
269 * Serial Port
270 */
271#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_NS16550
273#define CONFIG_SYS_NS16550_SERIAL
274#define CONFIG_SYS_NS16550_REG_SIZE 1
275#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kim Phillips1c274c42007-07-25 19:25:33 -0500276
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200277#define CONFIG_SYS_BAUDRATE_TABLE \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500278 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
Kim Phillips1c274c42007-07-25 19:25:33 -0500279
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200280#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
281#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Kim Phillips1c274c42007-07-25 19:25:33 -0500282
283#define CONFIG_CMDLINE_EDITING 1 /* add command line history */
Kim Phillipsa059e902010-04-15 17:36:05 -0500284#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Kim Phillips1c274c42007-07-25 19:25:33 -0500285/* Use the HUSH parser */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_HUSH_PARSER
287#ifdef CONFIG_SYS_HUSH_PARSER
288#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
Kim Phillips1c274c42007-07-25 19:25:33 -0500289#endif
290
291/* pass open firmware flat tree */
292#define CONFIG_OF_LIBFDT 1
293#define CONFIG_OF_BOARD_SETUP 1
Kim Phillips5b8bc602007-12-20 14:09:22 -0600294#define CONFIG_OF_STDOUT_VIA_ALIAS 1
Kim Phillips1c274c42007-07-25 19:25:33 -0500295
296/* I2C */
297#define CONFIG_HARD_I2C /* I2C with hardware support */
298#undef CONFIG_SOFT_I2C /* I2C bit-banged */
299#define CONFIG_FSL_I2C
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200300#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
301#define CONFIG_SYS_I2C_SLAVE 0x7F
302#define CONFIG_SYS_I2C_NOPROBES {0x51} /* Don't probe these addrs */
303#define CONFIG_SYS_I2C_OFFSET 0x3000
Kim Phillips1c274c42007-07-25 19:25:33 -0500304
305/*
Michael Barkowski0fa7a1b2008-03-20 13:15:39 -0400306 * Config on-board EEPROM
Kim Phillips1c274c42007-07-25 19:25:33 -0500307 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200308#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
309#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
310#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 6
311#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
Kim Phillips1c274c42007-07-25 19:25:33 -0500312
313/*
314 * General PCI
315 * Addresses are mapped 1-1.
316 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200317#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
318#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
319#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
320#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
321#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
322#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
323#define CONFIG_SYS_PCI1_IO_BASE 0xd0000000
324#define CONFIG_SYS_PCI1_IO_PHYS CONFIG_SYS_PCI1_IO_BASE
325#define CONFIG_SYS_PCI1_IO_SIZE 0x04000000 /* 64M */
Kim Phillips1c274c42007-07-25 19:25:33 -0500326
327#ifdef CONFIG_PCI
Michael Barkowski8f325cf2008-03-28 15:15:38 -0400328#define CONFIG_PCI_SKIP_HOST_BRIDGE
Kim Phillips1c274c42007-07-25 19:25:33 -0500329#define CONFIG_PCI_PNP /* do pci plug-and-play */
330
331#undef CONFIG_EEPRO100
332#undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200333#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
Kim Phillips1c274c42007-07-25 19:25:33 -0500334
335#endif /* CONFIG_PCI */
336
Kim Phillips1c274c42007-07-25 19:25:33 -0500337/*
338 * QE UEC ethernet configuration
339 */
340#define CONFIG_UEC_ETH
Kim Phillips78b7a8e2010-07-26 18:34:57 -0500341#define CONFIG_ETHPRIME "UEC0"
Kim Phillips1c274c42007-07-25 19:25:33 -0500342
343#define CONFIG_UEC_ETH1 /* ETH3 */
344
345#ifdef CONFIG_UEC_ETH1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_UEC1_UCC_NUM 2 /* UCC3 */
347#define CONFIG_SYS_UEC1_RX_CLK QE_CLK9
348#define CONFIG_SYS_UEC1_TX_CLK QE_CLK10
349#define CONFIG_SYS_UEC1_ETH_TYPE FAST_ETH
350#define CONFIG_SYS_UEC1_PHY_ADDR 4
Andy Fleming865ff852011-04-13 00:37:12 -0500351#define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100352#define CONFIG_SYS_UEC1_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500353#endif
354
355#define CONFIG_UEC_ETH2 /* ETH4 */
356
357#ifdef CONFIG_UEC_ETH2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200358#define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
359#define CONFIG_SYS_UEC2_RX_CLK QE_CLK16
360#define CONFIG_SYS_UEC2_TX_CLK QE_CLK3
361#define CONFIG_SYS_UEC2_ETH_TYPE FAST_ETH
362#define CONFIG_SYS_UEC2_PHY_ADDR 0
Andy Fleming865ff852011-04-13 00:37:12 -0500363#define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_MII
Heiko Schocher582c55a2010-01-20 09:04:28 +0100364#define CONFIG_SYS_UEC2_INTERFACE_SPEED 100
Kim Phillips1c274c42007-07-25 19:25:33 -0500365#endif
366
367/*
368 * Environment
369 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200370#ifndef CONFIG_SYS_RAMBOOT
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200371 #define CONFIG_ENV_IS_IN_FLASH 1
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500372 #define CONFIG_ENV_ADDR \
373 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200374 #define CONFIG_ENV_SECT_SIZE 0x20000
375 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500376#else
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500377 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
Jean-Christophe PLAGNIOL-VILLARD93f6d722008-09-10 22:48:00 +0200378 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200379 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200380 #define CONFIG_ENV_SIZE 0x2000
Kim Phillips1c274c42007-07-25 19:25:33 -0500381#endif
382
383#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200384#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kim Phillips1c274c42007-07-25 19:25:33 -0500385
386/*
387 * BOOTP options
388 */
389#define CONFIG_BOOTP_BOOTFILESIZE
390#define CONFIG_BOOTP_BOOTPATH
391#define CONFIG_BOOTP_GATEWAY
392#define CONFIG_BOOTP_HOSTNAME
393
394/*
395 * Command line configuration.
396 */
397#include <config_cmd_default.h>
398
399#define CONFIG_CMD_PING
400#define CONFIG_CMD_I2C
Michael Barkowski0fa7a1b2008-03-20 13:15:39 -0400401#define CONFIG_CMD_EEPROM
Kim Phillips1c274c42007-07-25 19:25:33 -0500402#define CONFIG_CMD_ASKENV
403
404#if defined(CONFIG_PCI)
405 #define CONFIG_CMD_PCI
406#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200407#if defined(CONFIG_SYS_RAMBOOT)
Mike Frysingerbdab39d2009-01-28 19:08:14 -0500408 #undef CONFIG_CMD_SAVEENV
Kim Phillips1c274c42007-07-25 19:25:33 -0500409 #undef CONFIG_CMD_LOADS
410#endif
411
412#undef CONFIG_WATCHDOG /* watchdog disabled */
413
414/*
415 * Miscellaneous configurable options
416 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500417#define CONFIG_SYS_LONGHELP /* undef to save memory */
418#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
419#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
Kim Phillips1c274c42007-07-25 19:25:33 -0500420
421#if (CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200422 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500423#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200424 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Kim Phillips1c274c42007-07-25 19:25:33 -0500425#endif
426
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500427 /* Print Buffer Size */
428#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200429#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500430 /* Boot Argument Buffer Size */
431#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
432#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
Kim Phillips1c274c42007-07-25 19:25:33 -0500433
434/*
435 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700436 * have to be in the first 256 MB of memory, since this is
Kim Phillips1c274c42007-07-25 19:25:33 -0500437 * the maximum mapped by the Linux kernel during initialization.
438 */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500439 /* Initial Memory map for Linux */
440#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kim Phillips1c274c42007-07-25 19:25:33 -0500441
442/*
443 * Core HID Setup
444 */
Kim Phillips1a2e2032010-04-20 19:37:54 -0500445#define CONFIG_SYS_HID0_INIT 0x000000000
446#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
447 HID0_ENABLE_INSTRUCTION_CACHE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448#define CONFIG_SYS_HID2 HID2_HBE
Kim Phillips1c274c42007-07-25 19:25:33 -0500449
450/*
Kim Phillips1c274c42007-07-25 19:25:33 -0500451 * MMU Setup
452 */
Becky Bruce31d82672008-05-08 19:02:12 -0500453#define CONFIG_HIGH_BATS 1 /* High BATs supported */
Kim Phillips1c274c42007-07-25 19:25:33 -0500454
455/* DDR: cache cacheable */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500456#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500457 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500458 | BATL_MEMCOHERENCE)
459#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
460 | BATU_BL_256M \
461 | BATU_VS \
462 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200463#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
464#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
Kim Phillips1c274c42007-07-25 19:25:33 -0500465
466/* IMMRBAR & PCI IO: cache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500467#define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500468 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500469 | BATL_CACHEINHIBIT \
470 | BATL_GUARDEDSTORAGE)
471#define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
472 | BATU_BL_4M \
473 | BATU_VS \
474 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200475#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
476#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
Kim Phillips1c274c42007-07-25 19:25:33 -0500477
478/* FLASH: icache cacheable, but dcache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500479#define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500480 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500481 | BATL_MEMCOHERENCE)
482#define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
483 | BATU_BL_32M \
484 | BATU_VS \
485 | BATU_VP)
486#define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500487 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500488 | BATL_CACHEINHIBIT \
489 | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200490#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
Kim Phillips1c274c42007-07-25 19:25:33 -0500491
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200492#define CONFIG_SYS_IBAT3L (0)
493#define CONFIG_SYS_IBAT3U (0)
494#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
495#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
Kim Phillips1c274c42007-07-25 19:25:33 -0500496
497/* Stack in dcache: cacheable, no memory coherence */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500498#define CONFIG_SYS_IBAT4L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500499#define CONFIG_SYS_IBAT4U (CONFIG_SYS_INIT_RAM_ADDR \
500 | BATU_BL_128K \
501 | BATU_VS \
502 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200503#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
504#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
Kim Phillips1c274c42007-07-25 19:25:33 -0500505
506#ifdef CONFIG_PCI
507/* PCI MEM space: cacheable */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500508#define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI1_MEM_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500509 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500510 | BATL_MEMCOHERENCE)
511#define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI1_MEM_PHYS \
512 | BATU_BL_256M \
513 | BATU_VS \
514 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200515#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
516#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
Kim Phillips1c274c42007-07-25 19:25:33 -0500517/* PCI MMIO space: cache-inhibit and guarded */
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500518#define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI1_MMIO_PHYS \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500519 | BATL_PP_RW \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500520 | BATL_CACHEINHIBIT \
521 | BATL_GUARDEDSTORAGE)
522#define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI1_MMIO_PHYS \
523 | BATU_BL_256M \
524 | BATU_VS \
525 | BATU_VP)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200526#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
527#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1c274c42007-07-25 19:25:33 -0500528#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200529#define CONFIG_SYS_IBAT5L (0)
530#define CONFIG_SYS_IBAT5U (0)
531#define CONFIG_SYS_IBAT6L (0)
532#define CONFIG_SYS_IBAT6U (0)
533#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
534#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
535#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
536#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
Kim Phillips1c274c42007-07-25 19:25:33 -0500537#endif
538
539/* Nothing in BAT7 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200540#define CONFIG_SYS_IBAT7L (0)
541#define CONFIG_SYS_IBAT7U (0)
542#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
543#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Kim Phillips1c274c42007-07-25 19:25:33 -0500544
Kim Phillips1c274c42007-07-25 19:25:33 -0500545#if (CONFIG_CMD_KGDB)
546#define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
547#define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
548#endif
549
550/*
551 * Environment Configuration
552 */
553#define CONFIG_ENV_OVERWRITE
554
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500555#define CONFIG_HAS_ETH0 /* add support for "ethaddr" */
556#define CONFIG_HAS_ETH1 /* add support for "eth1addr" */
Kim Phillips1c274c42007-07-25 19:25:33 -0500557
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500558/* use mac_read_from_eeprom() to read ethaddr from I2C EEPROM
559 * (see CONFIG_SYS_I2C_EEPROM) */
560 /* MAC address offset in I2C EEPROM */
561#define CONFIG_SYS_I2C_MAC_OFFSET 0x7f00
Michael Barkowski5b2793a2008-03-27 14:34:43 -0400562
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500563#define CONFIG_NETDEV "eth1"
Kim Phillips1c274c42007-07-25 19:25:33 -0500564
565#define CONFIG_HOSTNAME mpc8323erdb
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000566#define CONFIG_ROOTPATH "/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000567#define CONFIG_BOOTFILE "uImage"
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500568 /* U-Boot image on TFTP server */
569#define CONFIG_UBOOTPATH "u-boot.bin"
570#define CONFIG_FDTFILE "mpc832x_rdb.dtb"
571#define CONFIG_RAMDISKFILE "rootfs.ext2.gz.uboot"
Kim Phillips1c274c42007-07-25 19:25:33 -0500572
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500573 /* default location for tftp and bootm */
574#define CONFIG_LOADADDR 800000
Kim Phillips7fd0bea2008-09-24 08:46:25 -0500575#define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
Kim Phillips1c274c42007-07-25 19:25:33 -0500576#define CONFIG_BAUDRATE 115200
577
578#define XMK_STR(x) #x
579#define MK_STR(x) XMK_STR(x)
580
581#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500582 "netdev=" CONFIG_NETDEV "\0" \
583 "uboot=" CONFIG_UBOOTPATH "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500584 "tftpflash=tftp $loadaddr $uboot;" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500585 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
586 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
587 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; "\
588 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; "\
589 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0"\
Kim Phillips79f516b2009-08-21 16:34:38 -0500590 "fdtaddr=780000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500591 "fdtfile=" CONFIG_FDTFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500592 "ramdiskaddr=1000000\0" \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500593 "ramdiskfile=" CONFIG_RAMDISKFILE "\0" \
Kim Phillips1c274c42007-07-25 19:25:33 -0500594 "console=ttyS0\0" \
595 "setbootargs=setenv bootargs " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500596 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"\
Kim Phillips1c274c42007-07-25 19:25:33 -0500597 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger4dde49d2011-10-11 23:57:12 -0500598 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
599 "$netdev:off "\
Kim Phillips1c274c42007-07-25 19:25:33 -0500600 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
601
602#define CONFIG_NFSBOOTCOMMAND \
603 "setenv rootdev /dev/nfs;" \
604 "run setbootargs;" \
605 "run setipargs;" \
606 "tftp $loadaddr $bootfile;" \
607 "tftp $fdtaddr $fdtfile;" \
608 "bootm $loadaddr - $fdtaddr"
609
610#define CONFIG_RAMBOOTCOMMAND \
611 "setenv rootdev /dev/ram;" \
612 "run setbootargs;" \
613 "tftp $ramdiskaddr $ramdiskfile;" \
614 "tftp $loadaddr $bootfile;" \
615 "tftp $fdtaddr $fdtfile;" \
616 "bootm $loadaddr $ramdiskaddr $fdtaddr"
617
618#undef MK_STR
619#undef XMK_STR
620
621#endif /* __CONFIG_H */