blob: 3ff4a86ab963deb2a83e8bc2a1c677c07129f3b1 [file] [log] [blame]
Dirk Eibachab4c62c2009-07-27 08:49:48 +02001/*
2 * (C) Copyright 2009
3 * Dirk Eibach, Guntermann & Drunck GmbH, eibach@gdsys.de
4 *
5 * Based on include/configs/canyonlands.h
6 * (C) Copyright 2008
7 * Stefan Roese, DENX Software Engineering, sr@denx.de.
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License as
11 * published by the Free Software Foundation; either version 2 of
12 * the License, or (at your option) any later version.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
22 * MA 02111-1307 USA
23 */
24
25/*
Dirk Eibach4c188362009-09-09 12:36:07 +020026 * intip.h - configuration for CompactCenter aka intip (460EX) and DevCon-Center
Dirk Eibachab4c62c2009-07-27 08:49:48 +020027 */
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 */
34/*
Dirk Eibach4c188362009-09-09 12:36:07 +020035 * This config file is used for CompactCenter(codename intip) and DevCon-Center
Dirk Eibachab4c62c2009-07-27 08:49:48 +020036 */
37#define CONFIG_460EX 1 /* Specific PPC460EX */
38#ifdef CONFIG_DEVCONCENTER
39#define CONFIG_HOSTNAME devconcenter
40#define CONFIG_IDENT_STRING " devconcenter 0.02"
41#else
Dirk Eibach4c188362009-09-09 12:36:07 +020042#define CONFIG_HOSTNAME intip
43#define CONFIG_IDENT_STRING " intip 0.02"
Dirk Eibachab4c62c2009-07-27 08:49:48 +020044#endif
45#define CONFIG_440 1
46#define CONFIG_4xx 1 /* ... PPC4xx family */
47
Wolfgang Denk2ae18242010-10-06 09:05:45 +020048#ifndef CONFIG_SYS_TEXT_BASE
49#define CONFIG_SYS_TEXT_BASE 0xFFFA0000
50#endif
51
Dirk Eibachab4c62c2009-07-27 08:49:48 +020052/*
53 * Include common defines/options for all AMCC eval boards
54 */
55#include "amcc-common.h"
56
57#define CONFIG_SYS_CLK_FREQ 66666667 /* external freq to pll */
58
59#define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
60#define CONFIG_BOARD_EARLY_INIT_R 1 /* Call board_early_init_r */
61#define CONFIG_MISC_INIT_R 1 /* Call misc_init_r */
62#define CONFIG_BOARD_TYPES 1 /* support board types */
63#define CONFIG_FIT
64#define CFG_ALT_MEMTEST
65
66/*
67 * Base addresses -- Note these are effective addresses where the
68 * actual resources get mapped (not physical addresses)
69 */
70#define CONFIG_SYS_PCI_MEMBASE 0x80000000 /* mapped PCI memory */
71#define CONFIG_SYS_PCI_BASE 0xd0000000 /* internal PCI regs */
72#define CONFIG_SYS_PCI_TARGBASE CONFIG_SYS_PCI_MEMBASE
73
74/* EBC stuff */
75#ifdef CONFIG_DEVCONCENTER /* Devcon-Center has 128 MB of flash */
76#define CONFIG_SYS_FLASH_BASE 0xF8000000 /* later mapped here */
77#define CONFIG_SYS_FLASH_SIZE (128 << 20)
78#else
79#define CONFIG_SYS_FLASH_BASE 0xFC000000 /* later mapped here */
80#define CONFIG_SYS_FLASH_SIZE (64 << 20)
81#endif
82
83#define CONFIG_SYS_NVRAM_BASE 0xE0000000
84#define CONFIG_SYS_UART_BASE 0xE0100000
85#define CONFIG_SYS_IO_BASE 0xE0200000
86
87#define CONFIG_SYS_BOOT_BASE_ADDR 0xFF000000 /* EBC Boot Space */
88#define CONFIG_SYS_FLASH_BASE_PHYS_H 0x4
89#ifdef CONFIG_DEVCONCENTER /* Devcon-Center has 128 MB of flash */
90#define CONFIG_SYS_FLASH_BASE_PHYS_L 0xC8000000
91#else
92#define CONFIG_SYS_FLASH_BASE_PHYS_L 0xCC000000
93#endif
94#define CONFIG_SYS_FLASH_BASE_PHYS \
95 (((u64)CONFIG_SYS_FLASH_BASE_PHYS_H << 32) \
96 | (u64)CONFIG_SYS_FLASH_BASE_PHYS_L)
97
98#define CONFIG_SYS_OCM_BASE 0xE3000000 /* OCM: 64k */
99#define CONFIG_SYS_SRAM_BASE 0xE8000000 /* SRAM: 256k */
Wolfgang Denkbf560802010-09-10 23:04:05 +0200100#define CONFIG_SYS_SRAM_SIZE (256 << 10)
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200101#define CONFIG_SYS_LOCAL_CONF_REGS 0xEF000000
102
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200103#define CONFIG_SYS_AHB_BASE 0xE2000000 /* int. AHB periph. */
104
105/*
106 * Initial RAM & stack pointer (placed in OCM)
107 */
108#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_BASE /* OCM */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200109#define CONFIG_SYS_INIT_RAM_SIZE (4 << 10)
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200110#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200111 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200112#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
113
114/*
115 * Serial Port
116 */
Stefan Roese550650d2010-09-20 16:05:31 +0200117#define CONFIG_CONS_INDEX 1 /* Use UART0 */
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200118
119/*
120 * Environment
121 */
122/*
123 * Define here the location of the environment variables (FLASH).
124 */
125#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
126#define CONFIG_SYS_NOR_CS 0 /* NOR chip connected to CSx */
127
128/*
129 * FLASH related
130 */
131#define CONFIG_SYS_FLASH_CFI /* The flash is CFI compatible */
132#define CONFIG_FLASH_CFI_DRIVER /* Use common CFI driver */
133#define CONFIG_SYS_FLASH_CFI_AMD_RESET 1 /* Use AMD reset cmd */
134
135#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
136#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of memory banks */
137#ifdef CONFIG_DEVCONCENTER
138#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* max num of sectors per chip*/
139#else
140#define CONFIG_SYS_MAX_FLASH_SECT 512 /* max num of sectors per chip*/
141#endif
142
143#define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase/ms */
144#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write/ms */
145
146#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* buff'd writes (20x faster) */
147#define CONFIG_SYS_FLASH_EMPTY_INFO /* 'E' for empty sector on flinfo */
148
149#ifdef CONFIG_ENV_IS_IN_FLASH
150#define CONFIG_ENV_SECT_SIZE 0x20000 /* size of one complete sector*/
151#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
152#define CONFIG_ENV_SIZE 0x4000 /* Total Size of Environment Sector */
153
154/* Address and size of Redundant Environment Sector */
155#define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR - CONFIG_ENV_SECT_SIZE)
156#define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
157#endif /* CONFIG_ENV_IS_IN_FLASH */
158
159/*
160 * DDR SDRAM
161 */
162
163#define CONFIG_AUTOCALIB "silent\0" /* default is non-verbose */
164
165#define CONFIG_PPC4xx_DDR_AUTOCALIBRATION /* IBM DDR autocalibration */
166#define DEBUG_PPC4xx_DDR_AUTOCALIBRATION /* dynamic DDR autocal debug */
167#undef CONFIG_PPC4xx_DDR_METHOD_A
168
169/* DDR1/2 SDRAM Device Control Register Data Values */
170/* Memory Queue */
171#define CONFIG_SYS_SDRAM_R0BAS 0x0000f800
172#define CONFIG_SYS_SDRAM_R1BAS 0x00000000
173#define CONFIG_SYS_SDRAM_R2BAS 0x00000000
174#define CONFIG_SYS_SDRAM_R3BAS 0x00000000
175#define CONFIG_SYS_SDRAM_PLBADDULL 0x00000000
176#define CONFIG_SYS_SDRAM_PLBADDUHB 0x00000008
Dirk Eibach91d59902009-09-21 13:27:14 +0200177#define CONFIG_SYS_SDRAM_CONF1LL 0x80001C00
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200178#define CONFIG_SYS_SDRAM_CONF1HB 0x80001C80
179#define CONFIG_SYS_SDRAM_CONFPATHB 0x10a68000
180
181/* SDRAM Controller */
182#define CONFIG_SYS_SDRAM0_MB0CF 0x00000201
183#define CONFIG_SYS_SDRAM0_MB1CF 0x00000000
184#define CONFIG_SYS_SDRAM0_MB2CF 0x00000000
185#define CONFIG_SYS_SDRAM0_MB3CF 0x00000000
Dirk Eibach91d59902009-09-21 13:27:14 +0200186#define CONFIG_SYS_SDRAM0_MCOPT1 0x05120000
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200187#define CONFIG_SYS_SDRAM0_MCOPT2 0x00000000
188#define CONFIG_SYS_SDRAM0_MODT0 0x00000000
189#define CONFIG_SYS_SDRAM0_MODT1 0x00000000
190#define CONFIG_SYS_SDRAM0_MODT2 0x00000000
191#define CONFIG_SYS_SDRAM0_MODT3 0x00000000
192#define CONFIG_SYS_SDRAM0_CODT 0x00000020
193#define CONFIG_SYS_SDRAM0_RTR 0x06180000
194#define CONFIG_SYS_SDRAM0_INITPLR0 0xA8380000
195#define CONFIG_SYS_SDRAM0_INITPLR1 0x81900400
196#define CONFIG_SYS_SDRAM0_INITPLR2 0x81020000
197#define CONFIG_SYS_SDRAM0_INITPLR3 0x81030000
Dirk Eibach91d59902009-09-21 13:27:14 +0200198#define CONFIG_SYS_SDRAM0_INITPLR4 0x81010002
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200199#define CONFIG_SYS_SDRAM0_INITPLR5 0xE4000542
200#define CONFIG_SYS_SDRAM0_INITPLR6 0x81900400
201#define CONFIG_SYS_SDRAM0_INITPLR7 0x8A880000
202#define CONFIG_SYS_SDRAM0_INITPLR8 0x8A880000
203#define CONFIG_SYS_SDRAM0_INITPLR9 0x8A880000
204#define CONFIG_SYS_SDRAM0_INITPLR10 0x8A880000
205#define CONFIG_SYS_SDRAM0_INITPLR11 0x81000442
Dirk Eibach91d59902009-09-21 13:27:14 +0200206#define CONFIG_SYS_SDRAM0_INITPLR12 0x81010382
207#define CONFIG_SYS_SDRAM0_INITPLR13 0x81010002
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200208#define CONFIG_SYS_SDRAM0_INITPLR14 0x00000000
209#define CONFIG_SYS_SDRAM0_INITPLR15 0x00000000
210#define CONFIG_SYS_SDRAM0_RQDC 0x80000038
Dirk Eibach91d59902009-09-21 13:27:14 +0200211#define CONFIG_SYS_SDRAM0_RFDC 0x00000257
212#define CONFIG_SYS_SDRAM0_RDCC 0x40000000
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200213#define CONFIG_SYS_SDRAM0_DLCR 0x00000000
214#define CONFIG_SYS_SDRAM0_CLKTR 0x40000000
Dirk Eibach91d59902009-09-21 13:27:14 +0200215#define CONFIG_SYS_SDRAM0_WRDTR 0x84000823
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200216#define CONFIG_SYS_SDRAM0_SDTR1 0x80201000
217#define CONFIG_SYS_SDRAM0_SDTR2 0x32204232
Dirk Eibach91d59902009-09-21 13:27:14 +0200218#define CONFIG_SYS_SDRAM0_SDTR3 0x090C0D15
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200219#define CONFIG_SYS_SDRAM0_MMODE 0x00000442
Dirk Eibach91d59902009-09-21 13:27:14 +0200220#define CONFIG_SYS_SDRAM0_MEMODE 0x00000002
Dirk Eibachab4c62c2009-07-27 08:49:48 +0200221
222#define CONFIG_SYS_MBYTES_SDRAM 256 /* 256MB */
223
224/*
225 * I2C
226 */
227#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed */
228
229#define CONFIG_SYS_I2C_MULTI_EEPROMS
230#define CONFIG_SYS_I2C_EEPROM_ADDR (0xa8>>1)
231#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
232#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
233#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
234
235/* I2C bootstrap EEPROM */
236#define CONFIG_4xx_CONFIG_I2C_EEPROM_ADDR 0x54
237#define CONFIG_4xx_CONFIG_I2C_EEPROM_OFFSET 0
238#define CONFIG_4xx_CONFIG_BLOCKSIZE 16
239
240/* I2C SYSMON */
241#define CONFIG_DTT_LM63 1 /* National LM63 */
242#define CONFIG_DTT_SENSORS { 0 } /* Sensor addresses */
243#define CONFIG_DTT_PWM_LOOKUPTABLE \
244 { { 40, 10 }, { 50, 20 }, { 60, 40 } }
245#define CONFIG_DTT_TACH_LIMIT 0xa10
246
247/* RTC configuration */
248#define CONFIG_RTC_DS1337 1
249#define CONFIG_SYS_I2C_RTC_ADDR 0x68
250
251/*
252 * Ethernet
253 */
254#define CONFIG_IBM_EMAC4_V4 1
255
256#define CONFIG_HAS_ETH0
257#define CONFIG_HAS_ETH1
258
259#define CONFIG_PHY_ADDR 2 /* PHY address, See schematics */
260#define CONFIG_PHY1_ADDR 3
261
262#define CONFIG_PHY_RESET 1 /* reset phy upon startup */
263#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
264#define CONFIG_PHY_DYNAMIC_ANEG 1
265
266/*
267 * USB-OHCI
268 */
269#define CONFIG_USB_OHCI_NEW
270#define CONFIG_USB_STORAGE
271#undef CONFIG_SYS_OHCI_BE_CONTROLLER /* 460EX has little endian descriptors*/
272#define CONFIG_SYS_OHCI_SWAP_REG_ACCESS /* 460EX has little endian register */
273#define CONFIG_SYS_OHCI_USE_NPS /* force NoPowerSwitching mode */
274#define CONFIG_SYS_USB_OHCI_REGS_BASE (CONFIG_SYS_AHB_BASE | 0xd0000)
275#define CONFIG_SYS_USB_OHCI_SLOT_NAME "ppc440"
276#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
277
278/*
279 * Default environment variables
280 */
281#define CONFIG_EXTRA_ENV_SETTINGS \
282 CONFIG_AMCC_DEF_ENV \
283 CONFIG_AMCC_DEF_ENV_POWERPC \
284 CONFIG_AMCC_DEF_ENV_NOR_UPD \
285 "kernel_addr=fc000000\0" \
286 "fdt_addr=fc1e0000\0" \
287 "ramdisk_addr=fc200000\0" \
288 "pciconfighost=1\0" \
289 "pcie_mode=RP:RP\0" \
290 ""
291
292/*
293 * Commands additional to the ones defined in amcc-common.h
294 */
295#define CONFIG_CMD_CHIP_CONFIG
296#define CONFIG_CMD_DATE
297#define CONFIG_CMD_DTT
298#define CONFIG_CMD_EXT2
299#define CONFIG_CMD_FAT
300#define CONFIG_CMD_PCI
301#define CONFIG_CMD_SDRAM
302#define CONFIG_CMD_SNTP
303#define CONFIG_CMD_USB
304
305/* Partitions */
306#define CONFIG_MAC_PARTITION
307#define CONFIG_DOS_PARTITION
308#define CONFIG_ISO_PARTITION
309
310/*
311 * PCI stuff
312 */
313/* General PCI */
314#define CONFIG_PCI /* include pci support */
315#define CONFIG_PCI_PNP /* do pci plug-and-play */
316#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
317#define CONFIG_PCI_CONFIG_HOST_BRIDGE
318#define CONFIG_PCI_DISABLE_PCIE
319
320/* Board-specific PCI */
321#define CONFIG_SYS_PCI_TARGET_INIT /* let board init pci target */
322#undef CONFIG_SYS_PCI_MASTER_INIT
323
324#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1014 /* IBM */
325#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0xcafe /* Whatever */
326
327
328/*
329 * External Bus Controller (EBC) Setup
330 */
331
332/*
333 * CompactCenter has 64MBytes of NOR FLASH (Spansion 29GL512), but the
334 * boot EBC mapping only supports a maximum of 16MBytes
335 * (4.ff00.0000 - 4.ffff.ffff).
336 * To solve this problem, the FLASH has to get remapped to another
337 * EBC address which accepts bigger regions:
338 *
339 * 0xfc00.0000 -> 4.cc00.0000
340 */
341
342
343/* Memory Bank 0 (NOR-FLASH) initialization */
344#define CONFIG_SYS_EBC_PB0AP 0x10055e00
345#define CONFIG_SYS_EBC_PB0CR (CONFIG_SYS_BOOT_BASE_ADDR | 0x9a000)
346
347/* Memory Bank 1 (NVRAM) initialization */
348#define CONFIG_SYS_EBC_PB1AP 0x02815480
349/* BAS=NVRAM,BS=1MB,BU=R/W,BW=8bit*/
350#define CONFIG_SYS_EBC_PB1CR (CONFIG_SYS_NVRAM_BASE | 0x18000)
351
352/* Memory Bank 2 (UART) initialization */
353#define CONFIG_SYS_EBC_PB2AP 0x02815480
354/* BAS=UART,BS=1MB,BU=R/W,BW=16bit*/
355#define CONFIG_SYS_EBC_PB2CR (CONFIG_SYS_UART_BASE | 0x1A000)
356
357/* Memory Bank 3 (IO) initialization */
358#define CONFIG_SYS_EBC_PB3AP 0x02815480
359/* BAS=IO,BS=1MB,BU=R/W,BW=16bit*/
360#define CONFIG_SYS_EBC_PB3CR (CONFIG_SYS_IO_BASE | 0x1A000)
361
362/*
363 * PPC4xx GPIO Configuration
364 */
365/* 460EX: Use USB configuration */
366#define CONFIG_SYS_4xx_GPIO_TABLE { /* Out GPIO Alternate1 Alternate2 Alternate3 */ \
367{ \
368/* GPIO Core 0 */ \
369{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO0 GMC1TxD(0) USB2HostD(0) */ \
370{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO1 GMC1TxD(1) USB2HostD(1) */ \
371{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO2 GMC1TxD(2) USB2HostD(2) */ \
372{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO3 GMC1TxD(3) USB2HostD(3) */ \
373{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO4 GMC1TxD(4) USB2HostD(4) */ \
374{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO5 GMC1TxD(5) USB2HostD(5) */ \
375{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO6 GMC1TxD(6) USB2HostD(6) */ \
376{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO7 GMC1TxD(7) USB2HostD(7) */ \
377{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO8 GMC1RxD(0) USB2OTGD(0) */ \
378{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO9 GMC1RxD(1) USB2OTGD(1) */ \
379{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO10 GMC1RxD(2) USB2OTGD(2) */ \
380{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO11 GMC1RxD(3) USB2OTGD(3) */ \
381{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO12 GMC1RxD(4) USB2OTGD(4) */ \
382{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO13 GMC1RxD(5) USB2OTGD(5) */ \
383{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO14 GMC1RxD(6) USB2OTGD(6) */ \
384{GPIO0_BASE, GPIO_BI , GPIO_ALT1, GPIO_OUT_0}, /* GPIO15 GMC1RxD(7) USB2OTGD(7) */ \
385{GPIO0_BASE, GPIO_IN , GPIO_SEL, GPIO_OUT_0}, /* GPIO16 GMC1TxER USB2HostStop */ \
386{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO17 GMC1CD USB2HostNext */ \
387{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO18 GMC1RxER USB2HostDir */ \
388{GPIO0_BASE, GPIO_IN, GPIO_SEL, GPIO_OUT_0}, /* GPIO19 GMC1TxEN USB2OTGStop */ \
389{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO20 GMC1CRS USB2OTGNext */ \
390{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO21 GMC1RxDV USB2OTGDir */ \
391{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO22 NFRDY */ \
392{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO23 NFREN */ \
393{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO24 NFWEN */ \
394{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO25 NFCLE */ \
395{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO26 NFALE */ \
396{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO27 IRQ(0) */ \
397{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO28 IRQ(1) */ \
398{GPIO0_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO29 IRQ(2) */ \
399{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO30 PerPar0 DMAReq2 IRQ(7)*/ \
400{GPIO0_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO31 PerPar1 DMAAck2 IRQ(8)*/ \
401}, \
402{ \
403/* GPIO Core 1 */ \
404{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO32 PerPar2 EOT2/TC2 IRQ(9)*/ \
405{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO33 PerPar3 DMAReq3 IRQ(4)*/ \
406{GPIO1_BASE, GPIO_OUT, GPIO_ALT3, GPIO_OUT_1}, /* GPIO34 UART0_DCD_N UART1_DSR_CTS_N UART2_SOUT*/ \
407{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO35 UART0_8PIN_DSR_N UART1_RTS_DTR_N UART2_SIN*/ \
408{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO36 UART0_8PIN_CTS_N DMAAck3 UART3_SIN*/ \
409{GPIO1_BASE, GPIO_BI , GPIO_ALT2, GPIO_OUT_0}, /* GPIO37 UART0_RTS_N EOT3/TC3 UART3_SOUT*/ \
410{GPIO1_BASE, GPIO_OUT, GPIO_ALT2, GPIO_OUT_1}, /* GPIO38 UART0_DTR_N UART1_SOUT */ \
411{GPIO1_BASE, GPIO_IN , GPIO_ALT2, GPIO_OUT_0}, /* GPIO39 UART0_RI_N UART1_SIN */ \
412{GPIO1_BASE, GPIO_IN , GPIO_ALT1, GPIO_OUT_0}, /* GPIO40 IRQ(3) */ \
413{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO41 CS(1) */ \
414{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO42 CS(2) */ \
415{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO43 CS(3) DMAReq1 IRQ(10)*/ \
416{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO44 CS(4) DMAAck1 IRQ(11)*/ \
417{GPIO1_BASE, GPIO_IN , GPIO_ALT3, GPIO_OUT_0}, /* GPIO45 CS(5) EOT/TC1 IRQ(12)*/ \
418{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO46 PerAddr(5) DMAReq0 IRQ(13)*/ \
419{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO47 PerAddr(6) DMAAck0 IRQ(14)*/ \
420{GPIO1_BASE, GPIO_OUT, GPIO_ALT1, GPIO_OUT_0}, /* GPIO48 PerAddr(7) EOT/TC0 IRQ(15)*/ \
421{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO49 Unselect via TraceSelect Bit */ \
422{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO50 USB_SERVICE_SUSPEND_N */ \
423{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO51 SPI_CSS_N */ \
424{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO52 FPGA_PROGRAM_UC_N */ \
425{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO53 FPGA_INIT_UC_N */ \
426{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO54 WD_STROBE */ \
427{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO55 LED_2_OUT */ \
428{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO56 LED_1_OUT */ \
429{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO57 Unselect via TraceSelect Bit */ \
430{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO58 Unselect via TraceSelect Bit */ \
431{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO59 Unselect via TraceSelect Bit */ \
432{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO60 Unselect via TraceSelect Bit */ \
433{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_0}, /* GPIO61 STARTUP_FINISHED_N */ \
434{GPIO1_BASE, GPIO_OUT, GPIO_SEL , GPIO_OUT_1}, /* GPIO62 STARTUP_FINISHED */ \
435{GPIO1_BASE, GPIO_IN , GPIO_SEL , GPIO_OUT_0}, /* GPIO63 SERVICE_PORT_ACTIVE */ \
436} \
437}
438
439#endif /* __CONFIG_H */