blob: bfb057f513b668dd964f3adbc772c507f0e18dac [file] [log] [blame]
Anatolij Gustschinbed53752008-01-11 14:30:01 +01001/*
2 * (C) Copyright 2007
3 * DENX Software Engineering, Anatolij Gustschin, agust@denx.de
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * mb862xx.c - Graphic interface for Fujitsu CoralP/Lime
26 * PCI and video mode code was derived from smiLynxEM driver.
27 */
28
29#include <common.h>
30
31#if defined(CONFIG_VIDEO_MB862xx)
32
33#include <asm/io.h>
34#include <pci.h>
35#include <video_fb.h>
36#include "videomodes.h"
37#include <mb862xx.h>
38
39/*
40 * Graphic Device
41 */
42GraphicDevice mb862xx;
43
44/*
45 * 32MB external RAM - 256K Chip MMIO = 0x1FC0000 ;
46 */
47#define VIDEO_MEM_SIZE 0x01FC0000
48
49#if defined(CONFIG_PCI)
50#if defined(CONFIG_VIDEO_CORALP)
51
52static struct pci_device_id supported[] = {
53 { PCI_VENDOR_ID_FUJITSU, PCI_DEVICE_ID_CORAL_P },
54 { PCI_VENDOR_ID_FUJITSU, PCI_DEVICE_ID_CORAL_PA },
55 { }
56};
57
58/* Internal clock frequency divider table, index is mode number */
59unsigned int fr_div[] = { 0x00000f00, 0x00000900, 0x00000500 };
60#endif
61#endif
62
63#if defined(CONFIG_VIDEO_CORALP)
64#define rd_io in32r
65#define wr_io out32r
66#else
67#define rd_io(addr) in_be32((volatile unsigned*)(addr))
68#define wr_io(addr,val) out_be32((volatile unsigned*)(addr), (val))
69#endif
70
71#define HOST_RD_REG(off) rd_io((pGD->frameAdrs + 0x01fc0000 + (off)))
72#define HOST_WR_REG(off, val) wr_io((pGD->frameAdrs + 0x01fc0000 + (off)), (val))
73#define DISP_RD_REG(off) rd_io((pGD->frameAdrs + 0x01fd0000 + (off)))
74#define DISP_WR_REG(off, val) wr_io((pGD->frameAdrs + 0x01fd0000 + (off)), (val))
75#define DE_RD_REG(off) rd_io((pGD->dprBase + (off)))
76#define DE_WR_REG(off, val) wr_io((pGD->dprBase + (off)), (val))
77
78#if defined(CONFIG_VIDEO_CORALP)
79#define DE_WR_FIFO(val) wr_io((pGD->dprBase + (0x8400)), (val))
80#else
81#define DE_WR_FIFO(val) wr_io((pGD->dprBase + (0x04a0)), (val))
82#endif
83
84#define L0PAL_RD_REG(idx, val) rd_io((pGD->frameAdrs + 0x01fd0400 + ((idx)<<2)))
85#define L0PAL_WR_REG(idx, val) wr_io((pGD->frameAdrs + 0x01fd0400 + ((idx)<<2)), (val))
86#define L1PAL_RD_REG(idx, val) rd_io((pGD->frameAdrs + 0x01fd0800 + ((idx)<<2)))
87#define L1PAL_WR_REG(idx, val) wr_io((pGD->frameAdrs + 0x01fd0800 + ((idx)<<2)), (val))
88#define L2PAL_RD_REG(idx, val) rd_io((pGD->frameAdrs + 0x01fd1000 + ((idx)<<2)))
89#define L2PAL_WR_REG(idx, val) wr_io((pGD->frameAdrs + 0x01fd1000 + ((idx)<<2)), (val))
90#define L3PAL_RD_REG(idx, val) rd_io((pGD->frameAdrs + 0x01fd1400 + ((idx)<<2)))
91#define L3PAL_WR_REG(idx, val) wr_io((pGD->frameAdrs + 0x01fd1400 + ((idx)<<2)), (val))
92
93static void gdc_sw_reset(void)
94{
95 GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
96 HOST_WR_REG (0x002c, 0x00000001);
97 udelay (500);
98 video_hw_init ();
99}
100
101
102static void de_wait(void)
103{
104 GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
105 int lc = 0x10000;
106
107 /* Sync with software writes to framebuffer,
108 try to reset if engine locked */
109 while (DE_RD_REG (0x0400) & 0x00000131)
110 if (lc-- < 0) {
111 gdc_sw_reset ();
112 printf ("gdc reset done after drawing engine lock...\n");
113 break;
114 }
115}
116
117static void de_wait_slots(int slots)
118{
119 GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
120 int lc = 0x10000;
121
122 /* Wait for free fifo slots */
123 while (DE_RD_REG (0x0408) < slots)
124 if (lc-- < 0) {
125 gdc_sw_reset ();
126 printf ("gdc reset done after drawing engine lock...\n");
127 break;
128 }
129}
130
131#if !defined(CONFIG_VIDEO_CORALP)
132static void board_disp_init(void)
133{
134 GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
135 const gdc_regs *regs = board_get_regs ();
136
137 while (regs->index) {
138 DISP_WR_REG (regs->index, regs->value);
139 regs++;
140 }
141}
142#endif
143
144/*
145 * Init drawing engine
146 */
147static void de_init (void)
148{
149 GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
150 int cf = (pGD->gdfBytesPP == 1) ? 0x0000 : 0x8000;
151
152 pGD->dprBase = pGD->frameAdrs + 0x01ff0000;
153
154 /* Setup mode and fbbase, xres, fg, bg */
155 de_wait_slots (2);
156 DE_WR_FIFO (0xf1010108);
157 DE_WR_FIFO (cf | 0x0300);
158 DE_WR_REG (0x0440, 0x0000);
159 DE_WR_REG (0x0444, pGD->winSizeX);
160 DE_WR_REG (0x0480, 0x0000);
161 DE_WR_REG (0x0484, 0x0000);
162 /* Reset clipping */
163 DE_WR_REG (0x0454, 0x0000);
164 DE_WR_REG (0x0458, pGD->winSizeX);
165 DE_WR_REG (0x045c, 0x0000);
166 DE_WR_REG (0x0460, pGD->winSizeY);
167
168 /* Clear framebuffer using drawing engine */
169 de_wait_slots (3);
170 DE_WR_FIFO (0x09410000);
171 DE_WR_FIFO (0x00000000);
172 DE_WR_FIFO (pGD->winSizeY<<16 | pGD->winSizeX);
173}
174
175#if defined(CONFIG_VIDEO_CORALP)
176unsigned int pci_video_init(void)
177{
178 GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
179 pci_dev_t devbusfn;
180
181 if ((devbusfn = pci_find_devices(supported, 0)) < 0)
182 {
183 printf ("PCI video controller not found!\n");
184 return 0;
185 }
186
187 /* PCI setup */
188 pci_write_config_dword (devbusfn, PCI_COMMAND, (PCI_COMMAND_MEMORY | PCI_COMMAND_IO));
189 pci_read_config_dword (devbusfn, PCI_BASE_ADDRESS_0, &pGD->frameAdrs);
190 pGD->frameAdrs = pci_mem_to_phys (devbusfn, pGD->frameAdrs);
191
192 if (pGD->frameAdrs == 0) {
193 printf ("PCI config: failed to get base address\n");
194 return 0;
195 }
196
197 pGD->pciBase = pGD->frameAdrs;
198
199 /* Setup clocks and memory mode for Coral-P Eval. Board */
200 HOST_WR_REG (0x0038, 0x00090000);
201 udelay (200);
202 HOST_WR_REG (0xfffc, 0x11d7fa13);
203 udelay (100);
204 return pGD->frameAdrs;
205}
206
207unsigned int card_init (void)
208{
209 GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
210 unsigned int cf, videomode, div = 0;
211 unsigned long t1, hsync, vsync;
212 char *penv;
213 int tmp, i, bpp;
214 struct ctfb_res_modes *res_mode;
215 struct ctfb_res_modes var_mode;
216
217 memset (pGD, 0, sizeof (GraphicDevice));
218
219 if (!pci_video_init ()) {
220 return 0;
221 }
222
223 printf ("CoralP\n");
224
225 tmp = 0;
226 videomode = 0x310;
227 /* get video mode via environment */
228 if ((penv = getenv ("videomode")) != NULL) {
229 /* deceide if it is a string */
230 if (penv[0] <= '9') {
231 videomode = (int) simple_strtoul (penv, NULL, 16);
232 tmp = 1;
233 }
234 } else {
235 tmp = 1;
236 }
237 if (tmp) {
238 /* parameter are vesa modes */
239 /* search params */
240 for (i = 0; i < VESA_MODES_COUNT; i++) {
241 if (vesa_modes[i].vesanr == videomode)
242 break;
243 }
244 if (i == VESA_MODES_COUNT) {
245 printf ("\tno VESA Mode found, switching to mode 0x%x \n", videomode);
246 i = 0;
247 }
248 res_mode =
249 (struct ctfb_res_modes *) &res_mode_init[vesa_modes[i].resindex];
250 if (vesa_modes[i].resindex > 2) {
251 printf ("\tUnsupported resolution, switching to default\n");
252 bpp = vesa_modes[1].bits_per_pixel;
253 div = fr_div[1];
254 }
255 bpp = vesa_modes[i].bits_per_pixel;
256 div = fr_div[vesa_modes[i].resindex];
257 } else {
258
259 res_mode = (struct ctfb_res_modes *) &var_mode;
260 bpp = video_get_params (res_mode, penv);
261 }
262
263 /* calculate hsync and vsync freq (info only) */
264 t1 = (res_mode->left_margin + res_mode->xres +
265 res_mode->right_margin + res_mode->hsync_len) / 8;
266 t1 *= 8;
267 t1 *= res_mode->pixclock;
268 t1 /= 1000;
269 hsync = 1000000000L / t1;
270 t1 *= (res_mode->upper_margin + res_mode->yres +
271 res_mode->lower_margin + res_mode->vsync_len);
272 t1 /= 1000;
273 vsync = 1000000000L / t1;
274
275 /* fill in Graphic device struct */
276 sprintf (pGD->modeIdent, "%dx%dx%d %ldkHz %ldHz", res_mode->xres,
277 res_mode->yres, bpp, (hsync / 1000), (vsync / 1000));
278 printf ("\t%s\n", pGD->modeIdent);
279 pGD->winSizeX = res_mode->xres;
280 pGD->winSizeY = res_mode->yres;
281 pGD->memSize = VIDEO_MEM_SIZE;
282
283 switch (bpp) {
284 case 8:
285 pGD->gdfIndex = GDF__8BIT_INDEX;
286 pGD->gdfBytesPP = 1;
287 break;
288 case 15:
289 case 16:
290 pGD->gdfIndex = GDF_15BIT_555RGB;
291 pGD->gdfBytesPP = 2;
292 break;
293 default:
294 printf ("\t%d bpp configured, but only 8,15 and 16 supported.\n", bpp);
295 printf ("\tSwitching back to 15bpp\n");
296 pGD->gdfIndex = GDF_15BIT_555RGB;
297 pGD->gdfBytesPP = 2;
298 }
299
300 /* Setup dot clock (internal pll, division rate) */
301 DISP_WR_REG (0x0100, div);
302 /* L0 init */
303 cf = (pGD->gdfBytesPP == 1) ? 0x00000000 : 0x80000000;
304 DISP_WR_REG (0x0020, ((pGD->winSizeX * pGD->gdfBytesPP)/64)<<16 |
305 (pGD->winSizeY-1) |
306 cf);
307 DISP_WR_REG (0x0024, 0x00000000);
308 DISP_WR_REG (0x0028, 0x00000000);
309 DISP_WR_REG (0x002c, 0x00000000);
310 DISP_WR_REG (0x0110, 0x00000000);
311 DISP_WR_REG (0x0114, 0x00000000);
312 DISP_WR_REG (0x0118, (pGD->winSizeY-1)<<16 | pGD->winSizeX);
313
314 /* Display timing init */
315 DISP_WR_REG (0x0004, (pGD->winSizeX+res_mode->left_margin+res_mode->right_margin+res_mode->hsync_len-1)<<16);
316 DISP_WR_REG (0x0008, (pGD->winSizeX-1) << 16 | (pGD->winSizeX-1));
317 DISP_WR_REG (0x000c, (res_mode->vsync_len-1)<<24|(res_mode->hsync_len-1)<<16|(pGD->winSizeX+res_mode->right_margin-1));
318 DISP_WR_REG (0x0010, (pGD->winSizeY+res_mode->lower_margin+res_mode->upper_margin+res_mode->vsync_len-1)<<16);
319 DISP_WR_REG (0x0014, (pGD->winSizeY-1) << 16 | (pGD->winSizeY+res_mode->lower_margin-1));
320 DISP_WR_REG (0x0018, 0x00000000);
321 DISP_WR_REG (0x001c, pGD->winSizeY << 16 | pGD->winSizeX);
322 /* Display enable, L0 layer */
323 DISP_WR_REG (0x0100, 0x80010000 | div);
324
325 return pGD->frameAdrs;
326}
327#endif
328
329void *video_hw_init (void)
330{
331 GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
332
333 printf ("Video: Fujitsu ");
334
335 memset (pGD, 0, sizeof (GraphicDevice));
336
337#if defined(CONFIG_VIDEO_CORALP)
338 if (card_init () == 0) {
339 return (NULL);
340 }
341#else
342 /* Preliminary init of the onboard graphic controller,
343 retrieve base address */
344 if ((pGD->frameAdrs = board_video_init ()) == 0) {
345 printf ("Controller not found!\n");
346 return (NULL);
347 } else
348 printf("Lime\n");
349#endif
350
351 de_init ();
352
353#if !defined(CONFIG_VIDEO_CORALP)
354 board_disp_init();
355#endif
356
357#if defined(CONFIG_LWMON5)
358 /* Lamp on */
359 board_backlight_switch (1);
360#endif
361
362 return pGD;
363}
364
365/*
366 * Set a RGB color in the LUT
367 */
368void video_set_lut (unsigned int index, unsigned char r, unsigned char g, unsigned char b)
369{
370 GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
371
372 L0PAL_WR_REG (index, (r << 16) | (g << 8) | (b));
373}
374
375/*
376 * Drawing engine Fill and BitBlt screen region
377 */
378void video_hw_rectfill (unsigned int bpp, unsigned int dst_x, unsigned int dst_y,
379 unsigned int dim_x, unsigned int dim_y, unsigned int color)
380{
381 GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
382
383 de_wait_slots (3);
384 DE_WR_REG (0x0480, color);
385 DE_WR_FIFO (0x09410000);
386 DE_WR_FIFO ((dst_y << 16) | dst_x);
387 DE_WR_FIFO ((dim_y << 16) | dim_x);
388 de_wait ();
389}
390
391void video_hw_bitblt (unsigned int bpp, unsigned int src_x, unsigned int src_y,
392 unsigned int dst_x, unsigned int dst_y, unsigned int width,
393 unsigned int height)
394{
395 GraphicDevice *pGD = (GraphicDevice *)&mb862xx;
396 unsigned int ctrl = 0x0d000000L;
397
398 if (src_x >= dst_x && src_y >= dst_y)
399 ctrl |= 0x00440000L;
400 else if (src_x >= dst_x && src_y <= dst_y)
401 ctrl |= 0x00460000L;
402 else if (src_x <= dst_x && src_y >= dst_y)
403 ctrl |= 0x00450000L;
404 else
405 ctrl |= 0x00470000L;
406
407 de_wait_slots (4);
408 DE_WR_FIFO (ctrl);
409 DE_WR_FIFO ((src_y << 16) | src_x);
410 DE_WR_FIFO ((dst_y << 16) | dst_x);
411 DE_WR_FIFO ((height << 16) | width);
412 de_wait (); /* sync */
413}
414#endif /* CONFIG_VIDEO_MB862xx */