blob: 2d73441620363edf1711ce5de3d20cb7d6d96e64 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Christian Gmeiner39d09732014-10-02 13:33:46 +02002/*
3 * Copyright (C) 2010-2013 Freescale Semiconductor, Inc.
4 * Copyright (C) 2014, Bachmann electronic GmbH
Christian Gmeiner39d09732014-10-02 13:33:46 +02005 */
6
7#include <common.h>
Christian Gmeiner84c5dd12015-01-19 17:26:46 +01008#include <asm/io.h>
Christian Gmeiner39d09732014-10-02 13:33:46 +02009#include <asm/arch/clock.h>
10#include <asm/arch/imx-regs.h>
11#include <asm/arch/iomux.h>
12#include <malloc.h>
13#include <asm/arch/mx6-pins.h>
Stefano Babic552a8482017-06-29 10:16:06 +020014#include <asm/mach-imx/iomux-v3.h>
15#include <asm/mach-imx/sata.h>
16#include <asm/mach-imx/mxc_i2c.h>
17#include <asm/mach-imx/boot_mode.h>
Christian Gmeiner39d09732014-10-02 13:33:46 +020018#include <asm/arch/crm_regs.h>
Christian Gmeinerf77dd6d2015-01-19 17:26:45 +010019#include <asm/arch/sys_proto.h>
Christian Gmeiner39d09732014-10-02 13:33:46 +020020#include <mmc.h>
21#include <fsl_esdhc.h>
22#include <netdev.h>
23#include <i2c.h>
24#include <pca953x.h>
25#include <asm/gpio.h>
26#include <phy.h>
27
28DECLARE_GLOBAL_DATA_PTR;
29
30#define OUTPUT_40OHM (PAD_CTL_SPEED_MED|PAD_CTL_DSE_40ohm)
31
32#define UART_PAD_CTRL (PAD_CTL_PUS_100K_UP | \
33 OUTPUT_40OHM | PAD_CTL_SRE_FAST | PAD_CTL_HYS)
34
35#define USDHC_PAD_CTRL (PAD_CTL_PUS_47K_UP | \
36 PAD_CTL_SPEED_LOW | PAD_CTL_DSE_80ohm | \
37 PAD_CTL_SRE_FAST | PAD_CTL_HYS)
38
39#define ENET_PAD_CTRL (PAD_CTL_PUS_100K_UP | OUTPUT_40OHM | \
40 PAD_CTL_HYS)
41
42#define SPI_PAD_CTRL (PAD_CTL_HYS | OUTPUT_40OHM | \
43 PAD_CTL_SRE_FAST)
44
45#define I2C_PAD_CTRL (PAD_CTL_PUS_100K_UP | OUTPUT_40OHM | \
46 PAD_CTL_HYS | PAD_CTL_ODE | PAD_CTL_SRE_FAST)
47
48int dram_init(void)
49{
Christian Gmeinerf77dd6d2015-01-19 17:26:45 +010050 gd->ram_size = imx_ddr_size();
Christian Gmeiner39d09732014-10-02 13:33:46 +020051
52 return 0;
53}
54
55static iomux_v3_cfg_t const uart1_pads[] = {
56 MX6_PAD_CSI0_DAT10__UART1_TX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
57 MX6_PAD_CSI0_DAT11__UART1_RX_DATA | MUX_PAD_CTRL(UART_PAD_CTRL),
58};
59
60static void setup_iomux_uart(void)
61{
62 imx_iomux_v3_setup_multiple_pads(uart1_pads, ARRAY_SIZE(uart1_pads));
63}
64
65static iomux_v3_cfg_t const enet_pads[] = {
66 MX6_PAD_KEY_ROW1__ENET_COL | MUX_PAD_CTRL(ENET_PAD_CTRL),
67 MX6_PAD_KEY_COL3__ENET_CRS | MUX_PAD_CTRL(ENET_PAD_CTRL),
68 MX6_PAD_ENET_MDIO__ENET_MDIO | MUX_PAD_CTRL(ENET_PAD_CTRL),
69 MX6_PAD_ENET_MDC__ENET_MDC | MUX_PAD_CTRL(ENET_PAD_CTRL),
70 MX6_PAD_GPIO_16__ENET_REF_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
71 MX6_PAD_GPIO_18__ENET_RX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
72 MX6_PAD_ENET_RXD0__ENET_RX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
73 MX6_PAD_ENET_RXD1__ENET_RX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
74 MX6_PAD_KEY_COL2__ENET_RX_DATA2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
75 MX6_PAD_KEY_COL0__ENET_RX_DATA3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
76 MX6_PAD_ENET_CRS_DV__ENET_RX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
77 MX6_PAD_ENET_REF_CLK__ENET_TX_CLK | MUX_PAD_CTRL(ENET_PAD_CTRL),
78 MX6_PAD_ENET_TXD0__ENET_TX_DATA0 | MUX_PAD_CTRL(ENET_PAD_CTRL),
79 MX6_PAD_ENET_TXD1__ENET_TX_DATA1 | MUX_PAD_CTRL(ENET_PAD_CTRL),
80 MX6_PAD_KEY_ROW2__ENET_TX_DATA2 | MUX_PAD_CTRL(ENET_PAD_CTRL),
81 MX6_PAD_KEY_ROW0__ENET_TX_DATA3 | MUX_PAD_CTRL(ENET_PAD_CTRL),
82 MX6_PAD_ENET_TX_EN__ENET_TX_EN | MUX_PAD_CTRL(ENET_PAD_CTRL),
83};
84
85static void setup_iomux_enet(void)
86{
87 imx_iomux_v3_setup_multiple_pads(enet_pads, ARRAY_SIZE(enet_pads));
88}
89
90static iomux_v3_cfg_t const ecspi1_pads[] = {
91 MX6_PAD_DISP0_DAT3__ECSPI3_SS0 | MUX_PAD_CTRL(SPI_PAD_CTRL),
92 MX6_PAD_DISP0_DAT4__ECSPI3_SS1 | MUX_PAD_CTRL(SPI_PAD_CTRL),
93 MX6_PAD_DISP0_DAT2__ECSPI3_MISO | MUX_PAD_CTRL(SPI_PAD_CTRL),
94 MX6_PAD_DISP0_DAT1__ECSPI3_MOSI | MUX_PAD_CTRL(SPI_PAD_CTRL),
95 MX6_PAD_DISP0_DAT0__ECSPI3_SCLK | MUX_PAD_CTRL(SPI_PAD_CTRL),
96};
97
98static void setup_iomux_spi(void)
99{
100 imx_iomux_v3_setup_multiple_pads(ecspi1_pads, ARRAY_SIZE(ecspi1_pads));
101}
102
Christian Gmeiner2e3a1f42014-10-22 11:29:51 +0200103int board_spi_cs_gpio(unsigned bus, unsigned cs)
104{
105 return (bus == 2 && cs == 0) ? (IMX_GPIO_NR(1, 3)) : -1;
106}
107
Christian Gmeiner1199ddc2014-10-23 13:46:41 +0200108static iomux_v3_cfg_t const feature_pads[] = {
109 /* SD card detect */
110 MX6_PAD_GPIO_4__GPIO1_IO04 | MUX_PAD_CTRL(PAD_CTL_PUS_100K_DOWN),
111
112 /* eMMC soldered? */
113 MX6_PAD_GPIO_19__GPIO4_IO05 | MUX_PAD_CTRL(PAD_CTL_PUS_100K_UP),
114};
115
116static void setup_iomux_features(void)
117{
118 imx_iomux_v3_setup_multiple_pads(feature_pads,
119 ARRAY_SIZE(feature_pads));
120}
121
Christian Gmeinercefe06b2015-06-03 11:33:22 +0200122#define PC MUX_PAD_CTRL(I2C_PAD_CTRL)
123
Christian Gmeiner130e6c82015-06-03 11:33:23 +0200124/* I2C2 - EEPROM */
125static struct i2c_pads_info i2c_pad_info1 = {
126 .scl = {
127 .i2c_mode = MX6_PAD_EIM_EB2__I2C2_SCL | PC,
128 .gpio_mode = MX6_PAD_EIM_EB2__GPIO2_IO30 | PC,
129 .gp = IMX_GPIO_NR(2, 30)
130 },
131 .sda = {
132 .i2c_mode = MX6_PAD_EIM_D16__I2C2_SDA | PC,
133 .gpio_mode = MX6_PAD_EIM_D16__GPIO3_IO16 | PC,
134 .gp = IMX_GPIO_NR(3, 16)
135 }
136};
137
Christian Gmeinercefe06b2015-06-03 11:33:22 +0200138/* I2C3 - IO expander */
139static struct i2c_pads_info i2c_pad_info2 = {
140 .scl = {
141 .i2c_mode = MX6_PAD_EIM_D17__I2C3_SCL | PC,
142 .gpio_mode = MX6_PAD_EIM_D17__GPIO3_IO17 | PC,
143 .gp = IMX_GPIO_NR(3, 17)
144 },
145 .sda = {
146 .i2c_mode = MX6_PAD_EIM_D18__I2C3_SDA | PC,
147 .gpio_mode = MX6_PAD_EIM_D18__GPIO3_IO18 | PC,
148 .gp = IMX_GPIO_NR(3, 18)
149 }
150};
151
152static void setup_iomux_i2c(void)
153{
Christian Gmeiner130e6c82015-06-03 11:33:23 +0200154 setup_i2c(1, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info1);
Christian Gmeinercefe06b2015-06-03 11:33:22 +0200155 setup_i2c(2, CONFIG_SYS_I2C_SPEED, 0x7f, &i2c_pad_info2);
156}
157
Christian Gmeiner84c5dd12015-01-19 17:26:46 +0100158static void ccgr_init(void)
159{
160 struct mxc_ccm_reg *ccm = (struct mxc_ccm_reg *)CCM_BASE_ADDR;
161
162 writel(0x00C03F3F, &ccm->CCGR0);
Christian Gmeinere88b8352015-01-19 17:26:47 +0100163 writel(0x0030FC33, &ccm->CCGR1);
Christian Gmeiner84c5dd12015-01-19 17:26:46 +0100164 writel(0x0FFFC000, &ccm->CCGR2);
165 writel(0x3FF00000, &ccm->CCGR3);
166 writel(0x00FFF300, &ccm->CCGR4);
167 writel(0x0F0000C3, &ccm->CCGR5);
168 writel(0x000003FF, &ccm->CCGR6);
169}
170
Christian Gmeiner39d09732014-10-02 13:33:46 +0200171int board_early_init_f(void)
172{
Christian Gmeiner84c5dd12015-01-19 17:26:46 +0100173 ccgr_init();
174 gpr_init();
175
Christian Gmeiner39d09732014-10-02 13:33:46 +0200176 setup_iomux_uart();
177 setup_iomux_spi();
Christian Gmeinercefe06b2015-06-03 11:33:22 +0200178 setup_iomux_i2c();
Christian Gmeiner1199ddc2014-10-23 13:46:41 +0200179 setup_iomux_features();
Christian Gmeiner39d09732014-10-02 13:33:46 +0200180
181 return 0;
182}
183
184static iomux_v3_cfg_t const usdhc3_pads[] = {
185 MX6_PAD_SD3_CLK__SD3_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
186 MX6_PAD_SD3_CMD__SD3_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
187 MX6_PAD_SD3_DAT0__SD3_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
188 MX6_PAD_SD3_DAT1__SD3_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
189 MX6_PAD_SD3_DAT2__SD3_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
190 MX6_PAD_SD3_DAT3__SD3_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
191 MX6_PAD_SD3_DAT4__SD3_DATA4 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
192 MX6_PAD_SD3_DAT5__SD3_DATA5 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
193 MX6_PAD_SD3_DAT6__SD3_DATA6 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
194 MX6_PAD_SD3_DAT7__SD3_DATA7 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
195 MX6_PAD_SD3_RST__SD3_RESET | MUX_PAD_CTRL(USDHC_PAD_CTRL),
196};
197
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200198iomux_v3_cfg_t const usdhc4_pads[] = {
199 MX6_PAD_SD4_CLK__SD4_CLK | MUX_PAD_CTRL(USDHC_PAD_CTRL),
200 MX6_PAD_SD4_CMD__SD4_CMD | MUX_PAD_CTRL(USDHC_PAD_CTRL),
201 MX6_PAD_SD4_DAT0__SD4_DATA0 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
202 MX6_PAD_SD4_DAT1__SD4_DATA1 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
203 MX6_PAD_SD4_DAT2__SD4_DATA2 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
204 MX6_PAD_SD4_DAT3__SD4_DATA3 | MUX_PAD_CTRL(USDHC_PAD_CTRL),
205};
206
Christian Gmeiner39d09732014-10-02 13:33:46 +0200207int board_mmc_getcd(struct mmc *mmc)
208{
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200209 struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
210 int ret;
211
Christian Gmeiner56740fa2014-10-23 13:46:43 +0200212 if (cfg->esdhc_base == USDHC3_BASE_ADDR) {
213 gpio_direction_input(IMX_GPIO_NR(4, 5));
214 ret = gpio_get_value(IMX_GPIO_NR(4, 5));
215 } else {
Christian Gmeinercb0b6982014-11-11 12:57:05 +0100216 gpio_direction_input(IMX_GPIO_NR(1, 5));
217 ret = !gpio_get_value(IMX_GPIO_NR(1, 5));
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200218 }
219
220 return ret;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200221}
222
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200223struct fsl_esdhc_cfg usdhc_cfg[2] = {
Christian Gmeiner39d09732014-10-02 13:33:46 +0200224 {USDHC3_BASE_ADDR},
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200225 {USDHC4_BASE_ADDR},
Christian Gmeiner39d09732014-10-02 13:33:46 +0200226};
227
228int board_mmc_init(bd_t *bis)
229{
Fabio Estevame37197a2014-11-21 16:42:56 -0200230 int ret;
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200231 u32 index = 0;
232
Christian Gmeiner39d09732014-10-02 13:33:46 +0200233 usdhc_cfg[0].sdhc_clk = mxc_get_clock(MXC_ESDHC3_CLK);
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200234 usdhc_cfg[1].sdhc_clk = mxc_get_clock(MXC_ESDHC4_CLK);
235
Christian Gmeiner39d09732014-10-02 13:33:46 +0200236 usdhc_cfg[0].max_bus_width = 8;
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200237 usdhc_cfg[1].max_bus_width = 4;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200238
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200239 for (index = 0; index < CONFIG_SYS_FSL_USDHC_NUM; ++index) {
240 switch (index) {
241 case 0:
242 imx_iomux_v3_setup_multiple_pads(
243 usdhc3_pads, ARRAY_SIZE(usdhc3_pads));
244 break;
245 case 1:
246 imx_iomux_v3_setup_multiple_pads(
247 usdhc4_pads, ARRAY_SIZE(usdhc4_pads));
248 break;
249 default:
250 printf("Warning: you configured more USDHC controllers"
251 "(%d) then supported by the board (%d)\n",
252 index + 1, CONFIG_SYS_FSL_USDHC_NUM);
Fabio Estevame37197a2014-11-21 16:42:56 -0200253 return -EINVAL;
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200254 }
Christian Gmeiner39d09732014-10-02 13:33:46 +0200255
Fabio Estevame37197a2014-11-21 16:42:56 -0200256 ret = fsl_esdhc_initialize(bis, &usdhc_cfg[index]);
257 if (ret)
258 return ret;
Christian Gmeiner5a9ca422014-10-23 13:46:42 +0200259 }
260
Fabio Estevame37197a2014-11-21 16:42:56 -0200261 return 0;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200262}
263
Christian Gmeiner39d09732014-10-02 13:33:46 +0200264static void leds_on(void)
265{
266 /* turn on all possible leds connected via GPIO expander */
267 i2c_set_bus_num(2);
268 pca953x_set_dir(CONFIG_SYS_I2C_PCA953X_ADDR, 0xffff, PCA953X_DIR_OUT);
269 pca953x_set_val(CONFIG_SYS_I2C_PCA953X_ADDR, 0xffff, 0x0);
270}
271
272static void backlight_lcd_off(void)
273{
274 unsigned gpio = IMX_GPIO_NR(2, 0);
275 gpio_direction_output(gpio, 0);
276
277 gpio = IMX_GPIO_NR(2, 3);
278 gpio_direction_output(gpio, 0);
279}
280
281int board_eth_init(bd_t *bis)
282{
283 uint32_t base = IMX_FEC_BASE;
284 struct mii_dev *bus = NULL;
285 struct phy_device *phydev = NULL;
286 int ret;
287
288 setup_iomux_enet();
289
290 bus = fec_get_miibus(base, -1);
291 if (!bus)
Fabio Estevamcbb8f962015-09-11 00:53:52 -0300292 return -EINVAL;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200293
294 /* scan phy 0 and 5 */
295 phydev = phy_find_by_mask(bus, 0x21, PHY_INTERFACE_MODE_RGMII);
296 if (!phydev) {
Fabio Estevamcbb8f962015-09-11 00:53:52 -0300297 ret = -EINVAL;
298 goto free_bus;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200299 }
300
301 /* depending on the phy address we can detect our board version */
302 if (phydev->addr == 0)
Simon Glass382bee52017-08-03 12:22:09 -0600303 env_set("boardver", "");
Christian Gmeiner39d09732014-10-02 13:33:46 +0200304 else
Simon Glass382bee52017-08-03 12:22:09 -0600305 env_set("boardver", "mr");
Christian Gmeiner39d09732014-10-02 13:33:46 +0200306
307 printf("using phy at %d\n", phydev->addr);
308 ret = fec_probe(bis, -1, base, bus, phydev);
Fabio Estevamcbb8f962015-09-11 00:53:52 -0300309 if (ret)
310 goto free_phydev;
311
Christian Gmeiner39d09732014-10-02 13:33:46 +0200312 return 0;
Fabio Estevamcbb8f962015-09-11 00:53:52 -0300313
314free_phydev:
315 free(phydev);
316free_bus:
317 free(bus);
318 return ret;
Christian Gmeiner39d09732014-10-02 13:33:46 +0200319}
320
321int board_init(void)
322{
323 gd->bd->bi_boot_params = PHYS_SDRAM + 0x100;
324
325 backlight_lcd_off();
326
Christian Gmeiner39d09732014-10-02 13:33:46 +0200327 leds_on();
328
Simon Glass10e40d52017-06-14 21:28:25 -0600329#ifdef CONFIG_SATA
Christian Gmeiner3f97af52014-10-22 11:55:04 +0200330 setup_sata();
331#endif
332
Christian Gmeiner39d09732014-10-02 13:33:46 +0200333 return 0;
334}
335
336int checkboard(void)
337{
338 puts("Board: "CONFIG_SYS_BOARD"\n");
339 return 0;
340}
341
342#ifdef CONFIG_CMD_BMODE
343static const struct boot_mode board_boot_modes[] = {
344 /* 4 bit bus width */
345 {"mmc0", MAKE_CFGVAL(0x40, 0x30, 0x00, 0x00)},
346 {NULL, 0},
347};
348#endif
349
350int misc_init_r(void)
351{
352#ifdef CONFIG_CMD_BMODE
353 add_board_boot_modes(board_boot_modes);
354#endif
355 return 0;
356}