blob: 2a6aa8e20bdeb59cb86432117a18e390e60d1f45 [file] [log] [blame]
York Sune2b65ea2015-03-20 19:28:24 -07001/*
Priyanka Jain89a168f2017-04-28 10:41:35 +05302 * Copyright 2017 NXP
York Sune2b65ea2015-03-20 19:28:24 -07003 * Copyright 2015 Freescale Semiconductor
4 *
5 * SPDX-License-Identifier: GPL-2.0+
6 */
7
8#ifndef __LS2_RDB_H
9#define __LS2_RDB_H
10
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053011#include "ls2080a_common.h"
York Sune2b65ea2015-03-20 19:28:24 -070012
13#undef CONFIG_CONS_INDEX
14#define CONFIG_CONS_INDEX 2
15
Priyanka Jain89a168f2017-04-28 10:41:35 +053016#ifdef CONFIG_FSL_QSPI
Priyanka Jain3049a582017-04-27 15:08:07 +053017#ifdef CONFIG_TARGET_LS2081ARDB
18#define CONFIG_QIXIS_I2C_ACCESS
19#endif
Priyanka Jain89a168f2017-04-28 10:41:35 +053020#define CONFIG_SYS_I2C_EARLY_INIT
21#define CONFIG_DISPLAY_BOARDINFO_LATE
22#endif
23
Rai Harnindered2530d2016-03-23 17:04:38 +053024#define I2C_MUX_CH_VOL_MONITOR 0xa
25#define I2C_VOL_MONITOR_ADDR 0x38
26#define CONFIG_VOL_MONITOR_IR36021_READ
27#define CONFIG_VOL_MONITOR_IR36021_SET
28
29#define CONFIG_VID_FLS_ENV "ls2080ardb_vdd_mv"
30#ifndef CONFIG_SPL_BUILD
31#define CONFIG_VID
32#endif
33/* step the IR regulator in 5mV increments */
34#define IR_VDD_STEP_DOWN 5
35#define IR_VDD_STEP_UP 5
36/* The lowest and highest voltage allowed for LS2080ARDB */
37#define VDD_MV_MIN 819
38#define VDD_MV_MAX 1212
39
York Sune2b65ea2015-03-20 19:28:24 -070040#ifndef __ASSEMBLY__
41unsigned long get_board_sys_clk(void);
42#endif
43
44#define CONFIG_SYS_CLK_FREQ get_board_sys_clk()
45#define CONFIG_DDR_CLK_FREQ 133333333
46#define COUNTER_FREQUENCY_REAL (CONFIG_SYS_CLK_FREQ/4)
47
48#define CONFIG_DDR_SPD
49#define CONFIG_DDR_ECC
50#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
51#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
52#define SPD_EEPROM_ADDRESS1 0x51
53#define SPD_EEPROM_ADDRESS2 0x52
York Sunfc7b3852015-05-28 14:54:09 +053054#define SPD_EEPROM_ADDRESS3 0x53
55#define SPD_EEPROM_ADDRESS4 0x54
York Sune2b65ea2015-03-20 19:28:24 -070056#define SPD_EEPROM_ADDRESS5 0x55
57#define SPD_EEPROM_ADDRESS6 0x56 /* dummy address */
58#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1
59#define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD on I2C bus 0 */
60#define CONFIG_DIMM_SLOTS_PER_CTLR 2
61#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053062#ifdef CONFIG_SYS_FSL_HAS_DP_DDR
York Sune2b65ea2015-03-20 19:28:24 -070063#define CONFIG_DP_DDR_DIMM_SLOTS_PER_CTLR 1
Prabhakar Kushwaha44937212015-11-09 16:42:07 +053064#endif
York Sune2b65ea2015-03-20 19:28:24 -070065#define CONFIG_FSL_DDR_BIST /* enable built-in memory test */
66
Tang Yuantian989c5f02015-12-09 15:32:18 +080067/* SATA */
68#define CONFIG_LIBATA
69#define CONFIG_SCSI_AHCI
70#define CONFIG_SCSI_AHCI_PLAT
Tang Yuantian989c5f02015-12-09 15:32:18 +080071
72#define CONFIG_SYS_SATA1 AHCI_BASE_ADDR1
73#define CONFIG_SYS_SATA2 AHCI_BASE_ADDR2
74
75#define CONFIG_SYS_SCSI_MAX_SCSI_ID 1
76#define CONFIG_SYS_SCSI_MAX_LUN 1
77#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * \
78 CONFIG_SYS_SCSI_MAX_LUN)
79
Priyanka Jain89a168f2017-04-28 10:41:35 +053080#ifndef CONFIG_FSL_QSPI
York Sune2b65ea2015-03-20 19:28:24 -070081/* undefined CONFIG_FSL_DDR_SYNC_REFRESH for simulator */
82
83#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
84#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
85#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64*1024*1024)
86
87#define CONFIG_SYS_NOR0_CSPR \
88 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
89 CSPR_PORT_SIZE_16 | \
90 CSPR_MSEL_NOR | \
91 CSPR_V)
92#define CONFIG_SYS_NOR0_CSPR_EARLY \
93 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
94 CSPR_PORT_SIZE_16 | \
95 CSPR_MSEL_NOR | \
96 CSPR_V)
97#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(12)
98#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
99 FTIM0_NOR_TEADC(0x5) | \
100 FTIM0_NOR_TEAHC(0x5))
101#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
102 FTIM1_NOR_TRAD_NOR(0x1a) |\
103 FTIM1_NOR_TSEQRAD_NOR(0x13))
104#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
105 FTIM2_NOR_TCH(0x4) | \
106 FTIM2_NOR_TWPH(0x0E) | \
107 FTIM2_NOR_TWP(0x1c))
108#define CONFIG_SYS_NOR_FTIM3 0x04000000
109#define CONFIG_SYS_IFC_CCR 0x01000000
110
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900111#ifdef CONFIG_MTD_NOR_FLASH
York Sune2b65ea2015-03-20 19:28:24 -0700112#define CONFIG_FLASH_CFI_DRIVER
113#define CONFIG_SYS_FLASH_CFI
114#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
115#define CONFIG_SYS_FLASH_QUIET_TEST
116#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
117
118#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
119#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
120#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
121#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
122
123#define CONFIG_SYS_FLASH_EMPTY_INFO
124#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE,\
125 CONFIG_SYS_FLASH_BASE + 0x40000000}
126#endif
127
128#define CONFIG_NAND_FSL_IFC
129#define CONFIG_SYS_NAND_MAX_ECCPOS 256
130#define CONFIG_SYS_NAND_MAX_OOBFREE 2
131
York Sune2b65ea2015-03-20 19:28:24 -0700132#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
133#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
134 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
135 | CSPR_MSEL_NAND /* MSEL = NAND */ \
136 | CSPR_V)
137#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
138
139#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
140 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
141 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
142 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
143 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
144 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
145 | CSOR_NAND_PB(128)) /* Pages Per Block 128*/
146
147#define CONFIG_SYS_NAND_ONFI_DETECTION
148
149/* ONFI NAND Flash mode0 Timing Params */
150#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x0e) | \
151 FTIM0_NAND_TWP(0x30) | \
152 FTIM0_NAND_TWCHT(0x0e) | \
153 FTIM0_NAND_TWH(0x14))
154#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x64) | \
155 FTIM1_NAND_TWBE(0xab) | \
156 FTIM1_NAND_TRR(0x1c) | \
157 FTIM1_NAND_TRP(0x30))
158#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x1e) | \
159 FTIM2_NAND_TREH(0x14) | \
160 FTIM2_NAND_TWHRE(0x3c))
161#define CONFIG_SYS_NAND_FTIM3 0x0
162
163#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
164#define CONFIG_SYS_MAX_NAND_DEVICE 1
165#define CONFIG_MTD_NAND_VERIFY_WRITE
York Sune2b65ea2015-03-20 19:28:24 -0700166
167#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
York Sune2b65ea2015-03-20 19:28:24 -0700168#define CONFIG_FSL_QIXIS /* use common QIXIS code */
169#define QIXIS_LBMAP_SWITCH 0x06
170#define QIXIS_LBMAP_MASK 0x0f
171#define QIXIS_LBMAP_SHIFT 0
172#define QIXIS_LBMAP_DFLTBANK 0x00
173#define QIXIS_LBMAP_ALTBANK 0x04
Scott Wood32eda7c2015-03-24 13:25:03 -0700174#define QIXIS_LBMAP_NAND 0x09
York Sune2b65ea2015-03-20 19:28:24 -0700175#define QIXIS_RST_CTL_RESET 0x31
176#define QIXIS_RST_CTL_RESET_EN 0x30
177#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
178#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
179#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
Scott Wood32eda7c2015-03-24 13:25:03 -0700180#define QIXIS_RCW_SRC_NAND 0x119
York Sune2b65ea2015-03-20 19:28:24 -0700181#define QIXIS_RST_FORCE_MEM 0x01
182
183#define CONFIG_SYS_CSPR3_EXT (0x0)
184#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
185 | CSPR_PORT_SIZE_8 \
186 | CSPR_MSEL_GPCM \
187 | CSPR_V)
188#define CONFIG_SYS_CSPR3_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
189 | CSPR_PORT_SIZE_8 \
190 | CSPR_MSEL_GPCM \
191 | CSPR_V)
192
193#define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
194#define CONFIG_SYS_CSOR3 CSOR_GPCM_ADM_SHIFT(12)
195/* QIXIS Timing parameters for IFC CS3 */
196#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
197 FTIM0_GPCM_TEADC(0x0e) | \
198 FTIM0_GPCM_TEAHC(0x0e))
199#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
200 FTIM1_GPCM_TRAD(0x3f))
201#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
202 FTIM2_GPCM_TCH(0xf) | \
203 FTIM2_GPCM_TWP(0x3E))
204#define CONFIG_SYS_CS3_FTIM3 0x0
205
Scott Wood32eda7c2015-03-24 13:25:03 -0700206#if defined(CONFIG_SPL) && defined(CONFIG_NAND)
207#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
208#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR_EARLY
209#define CONFIG_SYS_CSPR2_FINAL CONFIG_SYS_NOR0_CSPR
210#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
211#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
212#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
213#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
214#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
215#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
216#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
217#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
218#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
219#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
220#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
221#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
222#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
223#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
224
Scott Wood32eda7c2015-03-24 13:25:03 -0700225#define CONFIG_ENV_OFFSET (2048 * 1024)
226#define CONFIG_ENV_SECT_SIZE 0x20000
227#define CONFIG_ENV_SIZE 0x2000
228#define CONFIG_SPL_PAD_TO 0x80000
229#define CONFIG_SYS_NAND_U_BOOT_OFFS (1024 * 1024)
230#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 * 1024)
231#else
York Sune2b65ea2015-03-20 19:28:24 -0700232#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
233#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
234#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
235#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
236#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
237#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
238#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
239#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
240#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
241#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NAND_CSPR_EXT
242#define CONFIG_SYS_CSPR2 CONFIG_SYS_NAND_CSPR
243#define CONFIG_SYS_AMASK2 CONFIG_SYS_NAND_AMASK
244#define CONFIG_SYS_CSOR2 CONFIG_SYS_NAND_CSOR
245#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NAND_FTIM0
246#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NAND_FTIM1
247#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NAND_FTIM2
248#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NAND_FTIM3
249
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530250#define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x300000)
Scott Wood32eda7c2015-03-24 13:25:03 -0700251#define CONFIG_ENV_SECT_SIZE 0x20000
252#define CONFIG_ENV_SIZE 0x2000
253#endif
254
York Sune2b65ea2015-03-20 19:28:24 -0700255/* Debug Server firmware */
256#define CONFIG_SYS_DEBUG_SERVER_FW_IN_NOR
257#define CONFIG_SYS_DEBUG_SERVER_FW_ADDR 0x580D00000ULL
Priyanka Jain89a168f2017-04-28 10:41:35 +0530258#endif
York Sune2b65ea2015-03-20 19:28:24 -0700259#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
260
Priyanka Jain3049a582017-04-27 15:08:07 +0530261#ifdef CONFIG_TARGET_LS2081ARDB
262#define CONFIG_FSL_QIXIS /* use common QIXIS code */
263#define QIXIS_QMAP_MASK 0x07
264#define QIXIS_QMAP_SHIFT 5
265#define QIXIS_LBMAP_DFLTBANK 0x00
266#define QIXIS_LBMAP_QSPI 0x00
267#define QIXIS_RCW_SRC_QSPI 0x62
268#define QIXIS_LBMAP_ALTBANK 0x20
269#define QIXIS_RST_CTL_RESET 0x31
270#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
271#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
272#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
273#define QIXIS_LBMAP_MASK 0x0f
274#define QIXIS_RST_CTL_RESET_EN 0x30
275#endif
276
York Sune2b65ea2015-03-20 19:28:24 -0700277/*
278 * I2C
279 */
Priyanka Jain3049a582017-04-27 15:08:07 +0530280#ifdef CONFIG_TARGET_LS2081ARDB
281#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
282#endif
Prabhakar Kushwaha40123502015-05-28 14:54:01 +0530283#define I2C_MUX_PCA_ADDR 0x75
284#define I2C_MUX_PCA_ADDR_PRI 0x75 /* Primary Mux*/
York Sune2b65ea2015-03-20 19:28:24 -0700285
286/* I2C bus multiplexer */
287#define I2C_MUX_CH_DEFAULT 0x8
288
Haikun Wang0c42a8d2015-07-03 16:51:35 +0800289/* SPI */
Priyanka Jain89a168f2017-04-28 10:41:35 +0530290#if defined(CONFIG_FSL_QSPI) || defined(CONFIG_FSL_DSPI)
Haikun Wang0c42a8d2015-07-03 16:51:35 +0800291#define CONFIG_SPI_FLASH
Priyanka Jain89a168f2017-04-28 10:41:35 +0530292#ifdef CONFIG_FSL_QSPI
Yuan Yao21640db2016-10-11 12:13:40 +0800293#define CONFIG_SPI_FLASH_STMICRO
Haikun Wang0c42a8d2015-07-03 16:51:35 +0800294#endif
Priyanka Jain89a168f2017-04-28 10:41:35 +0530295#ifdef CONFIG_FSL_QSPI
Priyanka Jain3049a582017-04-27 15:08:07 +0530296#ifdef CONFIG_TARGET_LS2081ARDB
297#define CONFIG_SPI_FLASH_STMICRO
298#else
Priyanka Jain89a168f2017-04-28 10:41:35 +0530299#define CONFIG_SPI_FLASH_SPANSION
Priyanka Jain3049a582017-04-27 15:08:07 +0530300#endif
Priyanka Jain89a168f2017-04-28 10:41:35 +0530301#define FSL_QSPI_FLASH_SIZE SZ_64M /* 64MB */
302#define FSL_QSPI_FLASH_NUM 2
303#endif
304#endif
Haikun Wang0c42a8d2015-07-03 16:51:35 +0800305
York Sune2b65ea2015-03-20 19:28:24 -0700306/*
307 * RTC configuration
308 */
309#define RTC
Priyanka Jain3049a582017-04-27 15:08:07 +0530310#ifdef CONFIG_TARGET_LS2081ARDB
311#define CONFIG_RTC_PCF8563 1
312#define CONFIG_SYS_I2C_RTC_ADDR 0x51
313#else
York Sune2b65ea2015-03-20 19:28:24 -0700314#define CONFIG_RTC_DS3231 1
315#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Priyanka Jain3049a582017-04-27 15:08:07 +0530316#endif
York Sune2b65ea2015-03-20 19:28:24 -0700317
318/* EEPROM */
319#define CONFIG_ID_EEPROM
York Sune2b65ea2015-03-20 19:28:24 -0700320#define CONFIG_SYS_I2C_EEPROM_NXID
321#define CONFIG_SYS_EEPROM_BUS_NUM 0
322#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
323#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
324#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
325#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
326
York Sune2b65ea2015-03-20 19:28:24 -0700327#define CONFIG_FSL_MEMAC
York Sune2b65ea2015-03-20 19:28:24 -0700328
329#ifdef CONFIG_PCI
York Sune2b65ea2015-03-20 19:28:24 -0700330#define CONFIG_PCI_SCAN_SHOW
331#define CONFIG_CMD_PCI
York Sune2b65ea2015-03-20 19:28:24 -0700332#endif
333
Yangbo Lu8b064602015-03-20 19:28:31 -0700334/* MMC */
Yangbo Lu8b064602015-03-20 19:28:31 -0700335#ifdef CONFIG_MMC
Yangbo Lu8b064602015-03-20 19:28:31 -0700336#define CONFIG_FSL_ESDHC
337#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Yangbo Lu8b064602015-03-20 19:28:31 -0700338#endif
York Sune2b65ea2015-03-20 19:28:24 -0700339
Yangbo Lu5a4d7442015-05-28 14:53:55 +0530340#define CONFIG_MISC_INIT_R
341
Nikhil Badolae16b6042015-06-26 17:02:18 +0530342/*
343 * USB
344 */
345#define CONFIG_HAS_FSL_XHCI_USB
Nikhil Badolae16b6042015-06-26 17:02:18 +0530346#define CONFIG_USB_XHCI_FSL
Nikhil Badolae16b6042015-06-26 17:02:18 +0530347#define CONFIG_USB_MAX_CONTROLLER_COUNT 2
Nikhil Badolae16b6042015-06-26 17:02:18 +0530348
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100349#undef CONFIG_CMDLINE_EDITING
350#include <config_distro_defaults.h>
351
352#define BOOT_TARGET_DEVICES(func) \
353 func(USB, usb, 0) \
354 func(MMC, mmc, 0) \
355 func(SCSI, scsi, 0) \
356 func(DHCP, dhcp, na)
357#include <config_distro_bootcmd.h>
358
York Sune2b65ea2015-03-20 19:28:24 -0700359/* Initial environment variables */
360#undef CONFIG_EXTRA_ENV_SETTINGS
Udit Agarwal9ed44782017-01-06 15:58:57 +0530361#ifdef CONFIG_SECURE_BOOT
York Sune2b65ea2015-03-20 19:28:24 -0700362#define CONFIG_EXTRA_ENV_SETTINGS \
363 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100364 "scriptaddr=0x80800000\0" \
365 "kernel_addr_r=0x81000000\0" \
366 "pxefile_addr_r=0x81000000\0" \
367 "fdt_addr_r=0x88000000\0" \
368 "ramdisk_addr_r=0x89000000\0" \
York Sune2b65ea2015-03-20 19:28:24 -0700369 "loadaddr=0x80100000\0" \
370 "kernel_addr=0x100000\0" \
371 "ramdisk_addr=0x800000\0" \
372 "ramdisk_size=0x2000000\0" \
373 "fdt_high=0xa0000000\0" \
374 "initrd_high=0xffffffffffffffff\0" \
Udit Agarwal76760742017-05-02 17:43:57 +0530375 "kernel_start=0x581000000\0" \
York Sune2b65ea2015-03-20 19:28:24 -0700376 "kernel_load=0xa0000000\0" \
Prabhakar Kushwaha16ed8562016-02-03 17:03:51 +0530377 "kernel_size=0x2800000\0" \
Santan Kumar6d7b9e72017-02-06 14:18:12 +0530378 "mcmemsize=0x40000000\0" \
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100379 "fdtfile=fsl-ls2080a-rdb.dtb\0" \
Udit Agarwal76760742017-05-02 17:43:57 +0530380 "mcinitcmd=esbc_validate 0x580700000;" \
381 "esbc_validate 0x580740000;" \
382 "fsl_mc start mc 0x580a00000" \
383 " 0x580e00000 \0" \
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100384 BOOTENV
Udit Agarwal9ed44782017-01-06 15:58:57 +0530385#else
Priyanka Jain89a168f2017-04-28 10:41:35 +0530386#ifdef CONFIG_QSPI_BOOT
387#define CONFIG_EXTRA_ENV_SETTINGS \
388 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
389 "scriptaddr=0x80800000\0" \
390 "kernel_addr_r=0x81000000\0" \
391 "pxefile_addr_r=0x81000000\0" \
392 "fdt_addr_r=0x88000000\0" \
393 "ramdisk_addr_r=0x89000000\0" \
394 "loadaddr=0x80100000\0" \
395 "kernel_addr=0x100000\0" \
396 "ramdisk_size=0x2000000\0" \
397 "fdt_high=0xa0000000\0" \
398 "initrd_high=0xffffffffffffffff\0" \
399 "kernel_start=0x21000000\0" \
400 "mcmemsize=0x40000000\0" \
401 "mcinitcmd=fsl_mc start mc 0x20a00000" \
402 " 0x20e00000 \0" \
Prabhakar Kushwaha16ed8562016-02-03 17:03:51 +0530403 BOOTENV
Udit Agarwal9ed44782017-01-06 15:58:57 +0530404#else
405#define CONFIG_EXTRA_ENV_SETTINGS \
406 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
407 "scriptaddr=0x80800000\0" \
408 "kernel_addr_r=0x81000000\0" \
409 "pxefile_addr_r=0x81000000\0" \
410 "fdt_addr_r=0x88000000\0" \
411 "ramdisk_addr_r=0x89000000\0" \
412 "loadaddr=0x80100000\0" \
413 "kernel_addr=0x100000\0" \
414 "ramdisk_addr=0x800000\0" \
415 "ramdisk_size=0x2000000\0" \
416 "fdt_high=0xa0000000\0" \
417 "initrd_high=0xffffffffffffffff\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530418 "kernel_start=0x581000000\0" \
Udit Agarwal9ed44782017-01-06 15:58:57 +0530419 "kernel_load=0xa0000000\0" \
420 "kernel_size=0x2800000\0" \
Santan Kumar6d7b9e72017-02-06 14:18:12 +0530421 "mcmemsize=0x40000000\0" \
Udit Agarwal9ed44782017-01-06 15:58:57 +0530422 "fdtfile=fsl-ls2080a-rdb.dtb\0" \
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530423 "mcinitcmd=fsl_mc start mc 0x580a00000" \
424 " 0x580e00000 \0" \
Udit Agarwal9ed44782017-01-06 15:58:57 +0530425 BOOTENV
426#endif
Priyanka Jain89a168f2017-04-28 10:41:35 +0530427#endif
Udit Agarwal9ed44782017-01-06 15:58:57 +0530428
York Sune2b65ea2015-03-20 19:28:24 -0700429
Prabhakar Kushwaha56cd0762015-08-02 09:11:44 +0530430#undef CONFIG_BOOTARGS
431#define CONFIG_BOOTARGS "console=ttyS1,115200 root=/dev/ram0 " \
York Suned77b702016-02-29 15:58:20 -0800432 "earlycon=uart8250,mmio,0x21c0600 " \
Prabhakar Kushwaha56cd0762015-08-02 09:11:44 +0530433 "ramdisk_size=0x2000000 default_hugepagesz=2m" \
Ashish Kumar9e71bb9c2016-01-14 18:12:29 +0530434 " hugepagesz=2m hugepages=256"
Prabhakar Kushwaha56cd0762015-08-02 09:11:44 +0530435
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100436#undef CONFIG_BOOTCOMMAND
Priyanka Jain89a168f2017-04-28 10:41:35 +0530437#ifdef CONFIG_QSPI_BOOT
438/* Try to boot an on-QSPI kernel first, then do normal distro boot */
439#define CONFIG_BOOTCOMMAND "run mcinitcmd && fsl_mc lazyapply dpl 0x20d00000" \
440 " && bootm $kernel_start" \
441 " || run distro_bootcmd"
442#else
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100443/* Try to boot an on-NOR kernel first, then do normal distro boot */
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530444#define CONFIG_BOOTCOMMAND "run mcinitcmd && fsl_mc lazyapply dpl 0x580d00000" \
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100445 " && cp.b $kernel_start $kernel_load $kernel_size" \
446 " && bootm $kernel_load" \
447 " || run distro_bootcmd"
Priyanka Jain89a168f2017-04-28 10:41:35 +0530448#endif
Alexander Grafb99ebaf2016-11-17 01:03:02 +0100449
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530450/* MAC/PHY configuration */
451#ifdef CONFIG_FSL_MC_ENET
452#define CONFIG_PHYLIB_10G
Shaohui Xiec69384e2015-09-24 18:20:32 +0800453#define CONFIG_PHY_AQUANTIA
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530454#define CONFIG_PHY_CORTINA
455#define CONFIG_PHYLIB
456#define CONFIG_SYS_CORTINA_FW_IN_NOR
Priyanka Jain89a168f2017-04-28 10:41:35 +0530457#ifdef CONFIG_QSPI_BOOT
458#define CONFIG_CORTINA_FW_ADDR 0x20980000
459#else
Santan Kumarf5bf23d2017-04-28 12:47:24 +0530460#define CONFIG_CORTINA_FW_ADDR 0x580980000
Priyanka Jain89a168f2017-04-28 10:41:35 +0530461#endif
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530462#define CONFIG_CORTINA_FW_LENGTH 0x40000
463
464#define CORTINA_PHY_ADDR1 0x10
465#define CORTINA_PHY_ADDR2 0x11
466#define CORTINA_PHY_ADDR3 0x12
467#define CORTINA_PHY_ADDR4 0x13
468#define AQ_PHY_ADDR1 0x00
469#define AQ_PHY_ADDR2 0x01
470#define AQ_PHY_ADDR3 0x02
471#define AQ_PHY_ADDR4 0x03
Shaohui Xieabc7d0f2016-01-28 15:38:15 +0800472#define AQR405_IRQ_MASK 0x36
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530473
474#define CONFIG_MII
Prabhakar Kushwaha7ad9cc92016-04-19 08:53:42 +0530475#define CONFIG_ETHPRIME "DPMAC1@xgmii"
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530476#define CONFIG_PHY_GIGE
Prabhakar Kushwaha95279312015-06-28 11:03:59 +0530477#define CONFIG_PHY_AQUANTIA
Prabhakar Kushwaha3484d952015-05-28 14:53:54 +0530478#endif
479
Saksham Jainfcfdb6d2016-03-23 16:24:35 +0530480#include <asm/fsl_secure_boot.h>
481
York Sune2b65ea2015-03-20 19:28:24 -0700482#endif /* __LS2_RDB_H */