blob: 30e20b865997b9626689e12c95ce81a4b378412e [file] [log] [blame]
Mike Rapoport36b4e2d2010-12-18 17:43:19 -05001/*
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +00002 * (C) Copyright 2011 CompuLab, Ltd.
Mike Rapoport36b4e2d2010-12-18 17:43:19 -05003 * Mike Rapoport <mike@compulab.co.il>
Igor Grinbergdccd9a02011-04-18 17:48:31 -04004 * Igor Grinberg <grinberg@compulab.co.il>
Mike Rapoport36b4e2d2010-12-18 17:43:19 -05005 *
6 * Based on omap3_beagle.h
7 * (C) Copyright 2006-2008
8 * Texas Instruments.
9 * Richard Woodruff <r-woodruff2@ti.com>
10 * Syed Mohammed Khasim <x0khasim@ti.com>
11 *
Igor Grinbergb65a77a2011-04-18 17:55:21 -040012 * Configuration settings for the CompuLab CM-T35 and CM-T3730 boards
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050013 *
Wolfgang Denk1a459662013-07-08 09:37:19 +020014 * SPDX-License-Identifier: GPL-2.0+
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050015 */
16
17#ifndef __CONFIG_H
18#define __CONFIG_H
19
Albert ARIBAUD37098442016-01-27 08:46:11 +010020#define CONFIG_SYS_CACHELINE_SIZE 64
21
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050022/*
23 * High Level Configuration Options
24 */
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +000025#define CONFIG_CM_T3X /* working with CM-T35 and CM-T3730 */
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050026
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050027#define CONFIG_SDRC /* The chip has SDRC controller */
28
29#include <asm/arch/cpu.h> /* get chip and board defs */
Nishanth Menon987ec582015-03-09 17:12:04 -050030#include <asm/arch/omap.h>
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050031
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050032/* Clock Defines */
33#define V_OSCK 26000000 /* Clock output from T2 */
34#define V_SCLK (V_OSCK >> 1)
35
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050036#define CONFIG_MISC_INIT_R
37
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +000038#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
39#define CONFIG_SETUP_MEMORY_TAGS
40#define CONFIG_INITRD_TAG
41#define CONFIG_REVISION_TAG
Nikita Kiryanov82309252012-01-12 03:26:30 +000042#define CONFIG_SERIAL_TAG
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050043
44/*
45 * Size of malloc() pool
46 */
Igor Grinberg390cdcd2012-05-24 04:01:21 +000047#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +000048 /* Sector */
49#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + (128 << 10))
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050050
51/*
52 * Hardware drivers
53 */
54
55/*
56 * NS16550 Configuration
57 */
58#define V_NS16550_CLK 48000000 /* 48MHz (APLL96/2) */
59
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050060#define CONFIG_SYS_NS16550_SERIAL
61#define CONFIG_SYS_NS16550_REG_SIZE (-4)
62#define CONFIG_SYS_NS16550_CLK V_NS16550_CLK
63
64/*
65 * select serial console configuration
66 */
67#define CONFIG_CONS_INDEX 3
68#define CONFIG_SYS_NS16550_COM3 OMAP34XX_UART3
69#define CONFIG_SERIAL3 3 /* UART3 */
70
71/* allow to overwrite serial and ethaddr */
72#define CONFIG_ENV_OVERWRITE
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050073#define CONFIG_SYS_BAUDRATE_TABLE {4800, 9600, 19200, 38400, 57600,\
74 115200}
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +000075
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050076/* USB */
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +000077#define CONFIG_USB_OMAP3
Paul Kocialkowski95de1e22015-08-04 17:04:06 +020078#define CONFIG_USB_MUSB_UDC
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +000079#define CONFIG_TWL4030_USB
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050080
81/* USB device configuration */
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +000082#define CONFIG_USB_DEVICE
83#define CONFIG_USB_TTY
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050084
85/* commands to include */
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050086#define CONFIG_MTD_DEVICE /* needed for mtdparts commands */
Igor Grinberg0b800a62013-04-22 01:06:55 +000087#define CONFIG_MTD_PARTITIONS
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +000088#define MTDIDS_DEFAULT "nand0=nand"
89#define MTDPARTS_DEFAULT "mtdparts=nand:512k(x-loader),"\
Igor Grinberg0b800a62013-04-22 01:06:55 +000090 "1920k(u-boot),256k(u-boot-env),"\
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +000091 "4m(kernel),-(fs)"
Mike Rapoport36b4e2d2010-12-18 17:43:19 -050092
Heiko Schocher6789e842013-10-22 11:03:18 +020093#define CONFIG_SYS_I2C
94#define CONFIG_SYS_OMAP24_I2C_SPEED 100000
95#define CONFIG_SYS_OMAP24_I2C_SLAVE 1
Nikita Kiryanov82309252012-01-12 03:26:30 +000096#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
97#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
Nikita Kiryanov52658fd2014-08-20 15:08:52 +030098#define CONFIG_SYS_I2C_EEPROM_BUS 0
Nikita Kiryanov79874ae2012-04-02 02:29:31 +000099#define CONFIG_I2C_MULTI_BUS
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500100
101/*
102 * TWL4030
103 */
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +0000104#define CONFIG_TWL4030_LED
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500105
106/*
107 * Board NAND Info.
108 */
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500109#define CONFIG_NAND_OMAP_GPMC
110#define CONFIG_SYS_NAND_ADDR NAND_BASE /* physical address */
111 /* to access nand */
112#define CONFIG_SYS_NAND_BASE NAND_BASE /* physical address */
113 /* to access nand at */
114 /* CS0 */
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500115#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND */
116 /* devices */
Stefan Roese7bb6e292014-03-11 17:04:45 +0100117
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500118/* Environment information */
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500119#define CONFIG_EXTRA_ENV_SETTINGS \
120 "loadaddr=0x82000000\0" \
121 "usbtty=cdc_acm\0" \
Nikita Kiryanovf3ef3602013-12-11 18:04:40 +0200122 "console=ttyO2,115200n8\0" \
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500123 "mpurate=500\0" \
124 "vram=12M\0" \
125 "dvimode=1024x768MR-16@60\0" \
126 "defaultdisplay=dvi\0" \
127 "mmcdev=0\0" \
128 "mmcroot=/dev/mmcblk0p2 rw\0" \
Igor Grinberg0b800a62013-04-22 01:06:55 +0000129 "mmcrootfstype=ext4 rootwait\0" \
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500130 "nandroot=/dev/mtdblock4 rw\0" \
Igor Grinberg0b800a62013-04-22 01:06:55 +0000131 "nandrootfstype=ubifs\0" \
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500132 "mmcargs=setenv bootargs console=${console} " \
133 "mpurate=${mpurate} " \
134 "vram=${vram} " \
135 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500136 "omapdss.def_disp=${defaultdisplay} " \
137 "root=${mmcroot} " \
138 "rootfstype=${mmcrootfstype}\0" \
139 "nandargs=setenv bootargs console=${console} " \
140 "mpurate=${mpurate} " \
141 "vram=${vram} " \
142 "omapfb.mode=dvi:${dvimode} " \
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500143 "omapdss.def_disp=${defaultdisplay} " \
144 "root=${nandroot} " \
145 "rootfstype=${nandrootfstype}\0" \
146 "loadbootscript=fatload mmc ${mmcdev} ${loadaddr} boot.scr\0" \
147 "bootscript=echo Running bootscript from mmc ...; " \
148 "source ${loadaddr}\0" \
149 "loaduimage=fatload mmc ${mmcdev} ${loadaddr} uImage\0" \
150 "mmcboot=echo Booting from mmc ...; " \
151 "run mmcargs; " \
152 "bootm ${loadaddr}\0" \
153 "nandboot=echo Booting from nand ...; " \
154 "run nandargs; " \
Igor Grinberg0b800a62013-04-22 01:06:55 +0000155 "nand read ${loadaddr} 2a0000 400000; " \
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500156 "bootm ${loadaddr}\0" \
157
158#define CONFIG_BOOTCOMMAND \
Andrew Bradford66968112012-10-01 05:06:52 +0000159 "mmc dev ${mmcdev}; if mmc rescan; then " \
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500160 "if run loadbootscript; then " \
161 "run bootscript; " \
162 "else " \
163 "if run loaduimage; then " \
164 "run mmcboot; " \
165 "else run nandboot; " \
166 "fi; " \
167 "fi; " \
168 "else run nandboot; fi"
169
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500170/*
171 * Miscellaneous configurable options
172 */
Igor Grinberg41d7e702011-04-18 17:48:28 -0400173#define CONFIG_AUTO_COMPLETE
174#define CONFIG_CMDLINE_EDITING
175#define CONFIG_TIMESTAMP
Nikita Kiryanov9fc376b2012-01-02 04:01:30 +0000176#define CONFIG_SYS_AUTOLOAD "no"
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500177#define CONFIG_SYS_LONGHELP /* undef to save memory */
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500178
179#define CONFIG_SYS_MEMTEST_START (OMAP34XX_SDRC_CS0) /* memtest */
180 /* works on */
181#define CONFIG_SYS_MEMTEST_END (OMAP34XX_SDRC_CS0 + \
182 0x01F00000) /* 31MB */
183
184#define CONFIG_SYS_LOAD_ADDR (OMAP34XX_SDRC_CS0) /* default */
185 /* load address */
186
187/*
188 * OMAP3 has 12 GP timers, they can be driven by the system clock
189 * (12/13/16.8/19.2/38.4MHz) or by 32KHz clock. We use 13MHz (V_SCLK).
190 * This rate is divided by a local divisor.
191 */
192#define CONFIG_SYS_TIMERBASE (OMAP34XX_GPT2)
193#define CONFIG_SYS_PTV 2 /* Divisor: 2^(PTV+1) => 8 */
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500194
195/*-----------------------------------------------------------------------
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500196 * Physical Memory Map
197 */
198#define CONFIG_NR_DRAM_BANKS 1 /* CS1 is never populated */
199#define PHYS_SDRAM_1 OMAP34XX_SDRC_CS0
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500200
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500201/*-----------------------------------------------------------------------
202 * FLASH and environment organization
203 */
204
205/* **** PISMO SUPPORT *** */
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500206/* Monitor at start of flash */
207#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
Igor Grinberg3530a352012-10-07 01:17:34 +0000208#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 2 sectors */
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500209
Adam Ford7672d9d2017-09-04 21:08:02 -0500210#define CONFIG_ENV_OFFSET 0x260000
211#define CONFIG_ENV_ADDR 0x260000
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500212
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500213#if defined(CONFIG_CMD_NET)
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500214#define CONFIG_SMC911X
215#define CONFIG_SMC911X_32_BIT
Igor Grinbergb65a77a2011-04-18 17:55:21 -0400216#define CM_T3X_SMC911X_BASE 0x2C000000
217#define SB_T35_SMC911X_BASE (CM_T3X_SMC911X_BASE + (16 << 20))
218#define CONFIG_SMC911X_BASE CM_T3X_SMC911X_BASE
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500219#endif /* (CONFIG_CMD_NET) */
220
221/* additions for new relocation code, must be added to all boards */
222#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM_1
223#define CONFIG_SYS_INIT_RAM_ADDR 0x4020f800
224#define CONFIG_SYS_INIT_RAM_SIZE 0x800
225#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_INIT_RAM_ADDR + \
226 CONFIG_SYS_INIT_RAM_SIZE - \
227 GENERATED_GBL_DATA_SIZE)
228
Igor Grinberg2b8754b2011-04-18 17:54:33 -0400229/* Status LED */
Igor Grinbergebc18af2013-11-06 16:39:47 +0200230#define GREEN_LED_GPIO 186 /* CM-T35 Green LED is GPIO186 */
Igor Grinberg2b8754b2011-04-18 17:54:33 -0400231
Nikita Kiryanov60e6bdc2013-02-24 06:19:23 +0000232#define CONFIG_SPLASHIMAGE_GUARD
233
Nikita Kiryanov7878ca52013-01-30 21:39:58 +0000234/* Display Configuration */
Nikita Kiryanov7878ca52013-01-30 21:39:58 +0000235#define CONFIG_VIDEO_OMAP3
236#define LCD_BPP LCD_COLOR16
237
Nikita Kiryanovf35034f2012-12-22 21:03:48 +0000238#define CONFIG_SPLASH_SCREEN
Nikita Kiryanovf82eb2f2015-01-14 10:42:54 +0200239#define CONFIG_SPLASH_SOURCE
Nikita Kiryanovf35034f2012-12-22 21:03:48 +0000240#define CONFIG_BMP_16BPP
Nikita Kiryanov63c4f172013-10-16 17:23:29 +0300241#define CONFIG_SCF0403_LCD
242
Stefan Roese3e51b7c2013-12-04 13:54:18 +0100243/* Defines for SPL */
Stefan Roese3e51b7c2013-12-04 13:54:18 +0100244#define CONFIG_SPL_FRAMEWORK
245#define CONFIG_SPL_NAND_SIMPLE
246
Paul Kocialkowskie2ccdf82014-11-08 23:14:55 +0100247#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
Guillaume GARDET205b4f32014-10-15 17:53:11 +0200248#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Stefan Roese3e51b7c2013-12-04 13:54:18 +0100249
Stefan Roese3e51b7c2013-12-04 13:54:18 +0100250#define CONFIG_SPL_NAND_BASE
251#define CONFIG_SPL_NAND_DRIVERS
252#define CONFIG_SPL_NAND_ECC
Stefan Roese3e51b7c2013-12-04 13:54:18 +0100253
254/* NAND boot config */
255#define CONFIG_SYS_NAND_5_ADDR_CYCLE
256#define CONFIG_SYS_NAND_PAGE_COUNT 64
257#define CONFIG_SYS_NAND_PAGE_SIZE 2048
258#define CONFIG_SYS_NAND_OOBSIZE 64
259#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
260#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
261/*
262 * Use the ECC/OOB layout from omap_gpmc.h that matches your chip:
263 * SP vs LP, 8bit vs 16bit: GPMC_NAND_HW_ECC_LAYOUT
264 */
265#define CONFIG_SYS_NAND_ECCPOS { 1, 2, 3, 4, 5, 6, 7, 8, 9, \
266 10, 11, 12 }
267#define CONFIG_SYS_NAND_ECCSIZE 512
268#define CONFIG_SYS_NAND_ECCBYTES 3
269#define CONFIG_NAND_OMAP_ECCSCHEME OMAP_ECC_HAM1_CODE_HW
270
271#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
272#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x80000
273
274#define CONFIG_SPL_TEXT_BASE 0x40200800
Tom Rinifa2f81b2016-08-26 13:30:43 -0400275#define CONFIG_SPL_MAX_SIZE (SRAM_SCRATCH_SPACE_ADDR - \
276 CONFIG_SPL_TEXT_BASE)
Stefan Roese3e51b7c2013-12-04 13:54:18 +0100277
278/*
279 * Use 0x80008000 as TEXT_BASE here for compatibility reasons with the
280 * older x-loader implementations. And move the BSS area so that it
281 * doesn't overlap with TEXT_BASE.
282 */
283#define CONFIG_SYS_TEXT_BASE 0x80008000
284#define CONFIG_SPL_BSS_START_ADDR 0x80100000
285#define CONFIG_SPL_BSS_MAX_SIZE 0x80000 /* 512 KB */
286
287#define CONFIG_SYS_SPL_MALLOC_START 0x80208000
288#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
289
Nikita Kiryanovbcb447e2016-04-16 17:55:09 +0300290/* EEPROM */
Nikita Kiryanovbcb447e2016-04-16 17:55:09 +0300291#define CONFIG_ENV_EEPROM_IS_ON_I2C
292#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
293#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4
294#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
295#define CONFIG_SYS_EEPROM_SIZE 256
296
Mike Rapoport36b4e2d2010-12-18 17:43:19 -0500297#endif /* __CONFIG_H */