wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 1 | /* |
| 2 | * armboot - Startup Code for SA1100 CPU |
| 3 | * |
| 4 | * Copyright (C) 1998 Dan Malek <dmalek@jlc.net> |
| 5 | * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se> |
| 6 | * Copyright (C) 2000 Wolfgang Denk <wd@denx.de> |
Albert ARIBAUD | fa82f87 | 2011-08-04 18:45:45 +0200 | [diff] [blame] | 7 | * Copyright (c) 2001 Alex Züpke <azu@sysgo.de> |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 8 | * |
| 9 | * See file CREDITS for list of people who contributed to this |
| 10 | * project. |
| 11 | * |
| 12 | * This program is free software; you can redistribute it and/or |
| 13 | * modify it under the terms of the GNU General Public License as |
| 14 | * published by the Free Software Foundation; either version 2 of |
| 15 | * the License, or (at your option) any later version. |
| 16 | * |
| 17 | * This program is distributed in the hope that it will be useful, |
| 18 | * but WITHOUT ANY WARRANTY; without even the implied warranty of |
| 19 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the |
| 20 | * GNU General Public License for more details. |
| 21 | * |
| 22 | * You should have received a copy of the GNU General Public License |
| 23 | * along with this program; if not, write to the Free Software |
| 24 | * Foundation, Inc., 59 Temple Place, Suite 330, Boston, |
| 25 | * MA 02111-1307 USA |
| 26 | */ |
| 27 | |
Wolfgang Denk | 25ddd1f | 2010-10-26 14:34:52 +0200 | [diff] [blame] | 28 | #include <asm-offsets.h> |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 29 | #include <config.h> |
| 30 | #include <version.h> |
| 31 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 32 | /* |
| 33 | ************************************************************************* |
| 34 | * |
| 35 | * Jump vector table as in table 3.1 in [1] |
| 36 | * |
| 37 | ************************************************************************* |
| 38 | */ |
| 39 | |
| 40 | |
| 41 | .globl _start |
| 42 | _start: b reset |
| 43 | ldr pc, _undefined_instruction |
| 44 | ldr pc, _software_interrupt |
| 45 | ldr pc, _prefetch_abort |
| 46 | ldr pc, _data_abort |
| 47 | ldr pc, _not_used |
| 48 | ldr pc, _irq |
| 49 | ldr pc, _fiq |
| 50 | |
| 51 | _undefined_instruction: .word undefined_instruction |
| 52 | _software_interrupt: .word software_interrupt |
| 53 | _prefetch_abort: .word prefetch_abort |
| 54 | _data_abort: .word data_abort |
| 55 | _not_used: .word not_used |
| 56 | _irq: .word irq |
| 57 | _fiq: .word fiq |
| 58 | |
| 59 | .balignl 16,0xdeadbeef |
| 60 | |
| 61 | |
| 62 | /* |
| 63 | ************************************************************************* |
| 64 | * |
| 65 | * Startup Code (reset vector) |
| 66 | * |
| 67 | * do important init only if we don't start from memory! |
| 68 | * relocate armboot to ram |
| 69 | * setup stack |
| 70 | * jump to second stage |
| 71 | * |
| 72 | ************************************************************************* |
| 73 | */ |
| 74 | |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 75 | .globl _TEXT_BASE |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 76 | _TEXT_BASE: |
Wolfgang Denk | 14d0a02 | 2010-10-07 21:51:12 +0200 | [diff] [blame] | 77 | .word CONFIG_SYS_TEXT_BASE |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 78 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 79 | /* |
wdenk | f6e20fc | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 80 | * These are defined in the board-specific linker script. |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 81 | * Subtracting _start from them lets the linker put their |
| 82 | * relative position in the executable instead of leaving |
| 83 | * them null. |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 84 | */ |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 85 | .globl _bss_start_ofs |
| 86 | _bss_start_ofs: |
| 87 | .word __bss_start - _start |
wdenk | f6e20fc | 2004-02-08 19:38:38 +0000 | [diff] [blame] | 88 | |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 89 | .globl _bss_end_ofs |
| 90 | _bss_end_ofs: |
Po-Yu Chuang | 44c6e65 | 2011-03-01 22:59:59 +0000 | [diff] [blame] | 91 | .word __bss_end__ - _start |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 92 | |
Po-Yu Chuang | f326cbb | 2011-03-01 23:02:04 +0000 | [diff] [blame] | 93 | .globl _end_ofs |
| 94 | _end_ofs: |
| 95 | .word _end - _start |
| 96 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 97 | #ifdef CONFIG_USE_IRQ |
| 98 | /* IRQ stack memory (calculated at run-time) */ |
| 99 | .globl IRQ_STACK_START |
| 100 | IRQ_STACK_START: |
| 101 | .word 0x0badc0de |
| 102 | |
| 103 | /* IRQ stack memory (calculated at run-time) */ |
| 104 | .globl FIQ_STACK_START |
| 105 | FIQ_STACK_START: |
| 106 | .word 0x0badc0de |
| 107 | #endif |
| 108 | |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 109 | /* IRQ stack memory (calculated at run-time) + 8 bytes */ |
| 110 | .globl IRQ_STACK_START_IN |
| 111 | IRQ_STACK_START_IN: |
| 112 | .word 0x0badc0de |
| 113 | |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 114 | /* |
| 115 | * the actual reset code |
| 116 | */ |
| 117 | |
| 118 | reset: |
| 119 | /* |
| 120 | * set the cpu to SVC32 mode |
| 121 | */ |
| 122 | mrs r0,cpsr |
| 123 | bic r0,r0,#0x1f |
| 124 | orr r0,r0,#0xd3 |
| 125 | msr cpsr,r0 |
| 126 | |
| 127 | /* |
| 128 | * we do sys-critical inits only at reboot, |
| 129 | * not when booting from ram! |
| 130 | */ |
| 131 | #ifndef CONFIG_SKIP_LOWLEVEL_INIT |
| 132 | bl cpu_init_crit |
| 133 | #endif |
| 134 | |
| 135 | /* Set stackpointer in internal RAM to call board_init_f */ |
| 136 | call_board_init_f: |
| 137 | ldr sp, =(CONFIG_SYS_INIT_SP_ADDR) |
Heiko Schocher | 296cae7 | 2010-11-12 07:53:55 +0100 | [diff] [blame] | 138 | bic sp, sp, #7 /* 8-byte alignment for ABI compliance */ |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 139 | ldr r0,=0x00000000 |
| 140 | bl board_init_f |
| 141 | |
| 142 | /*------------------------------------------------------------------------------*/ |
| 143 | |
| 144 | /* |
| 145 | * void relocate_code (addr_sp, gd, addr_moni) |
| 146 | * |
| 147 | * This "function" does not return, instead it continues in RAM |
| 148 | * after relocating the monitor code. |
| 149 | * |
| 150 | */ |
| 151 | .globl relocate_code |
| 152 | relocate_code: |
| 153 | mov r4, r0 /* save addr_sp */ |
| 154 | mov r5, r1 /* save addr of gd */ |
| 155 | mov r6, r2 /* save addr of destination */ |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 156 | |
| 157 | /* Set up the stack */ |
| 158 | stack_setup: |
| 159 | mov sp, r4 |
| 160 | |
| 161 | adr r0, _start |
Andreas Bießmann | a1a47d3 | 2010-12-01 00:58:34 +0100 | [diff] [blame] | 162 | cmp r0, r6 |
Zhong Hongbo | 76abfa5 | 2012-09-01 20:49:52 +0000 | [diff] [blame^] | 163 | moveq r9, #0 /* no relocation. relocation offset(r9) = 0 */ |
Andreas Bießmann | a1a47d3 | 2010-12-01 00:58:34 +0100 | [diff] [blame] | 164 | beq clear_bss /* skip relocation */ |
Andreas Bießmann | a78fb68 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 165 | mov r1, r6 /* r1 <- scratch for copy_loop */ |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 166 | ldr r3, _bss_start_ofs |
| 167 | add r2, r0, r3 /* r2 <- source end address */ |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 168 | |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 169 | copy_loop: |
| 170 | ldmia r0!, {r9-r10} /* copy from source address [r0] */ |
Andreas Bießmann | a78fb68 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 171 | stmia r1!, {r9-r10} /* copy to target address [r1] */ |
Albert Aribaud | da90d4c | 2010-10-05 16:06:39 +0200 | [diff] [blame] | 172 | cmp r0, r2 /* until source end address [r2] */ |
| 173 | blo copy_loop |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 174 | |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 175 | #ifndef CONFIG_SPL_BUILD |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 176 | /* |
| 177 | * fix .rel.dyn relocations |
| 178 | */ |
| 179 | ldr r0, _TEXT_BASE /* r0 <- Text base */ |
Andreas Bießmann | a78fb68 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 180 | sub r9, r6, r0 /* r9 <- relocation offset */ |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 181 | ldr r10, _dynsym_start_ofs /* r10 <- sym table ofs */ |
| 182 | add r10, r10, r0 /* r10 <- sym table in FLASH */ |
| 183 | ldr r2, _rel_dyn_start_ofs /* r2 <- rel dyn start ofs */ |
| 184 | add r2, r2, r0 /* r2 <- rel dyn start in FLASH */ |
| 185 | ldr r3, _rel_dyn_end_ofs /* r3 <- rel dyn end ofs */ |
| 186 | add r3, r3, r0 /* r3 <- rel dyn end in FLASH */ |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 187 | fixloop: |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 188 | ldr r0, [r2] /* r0 <- location to fix up, IN FLASH! */ |
| 189 | add r0, r0, r9 /* r0 <- location to fix up in RAM */ |
| 190 | ldr r1, [r2, #4] |
Andreas Bießmann | 1f52d89 | 2010-12-01 00:58:35 +0100 | [diff] [blame] | 191 | and r7, r1, #0xff |
| 192 | cmp r7, #23 /* relative fixup? */ |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 193 | beq fixrel |
Andreas Bießmann | 1f52d89 | 2010-12-01 00:58:35 +0100 | [diff] [blame] | 194 | cmp r7, #2 /* absolute fixup? */ |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 195 | beq fixabs |
| 196 | /* ignore unknown type of fixup */ |
| 197 | b fixnext |
| 198 | fixabs: |
| 199 | /* absolute fix: set location to (offset) symbol value */ |
| 200 | mov r1, r1, LSR #4 /* r1 <- symbol index in .dynsym */ |
| 201 | add r1, r10, r1 /* r1 <- address of symbol in table */ |
| 202 | ldr r1, [r1, #4] /* r1 <- symbol value */ |
Wolfgang Denk | 3600945 | 2010-12-09 11:26:24 +0100 | [diff] [blame] | 203 | add r1, r1, r9 /* r1 <- relocated sym addr */ |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 204 | b fixnext |
| 205 | fixrel: |
| 206 | /* relative fix: increase location by offset */ |
| 207 | ldr r1, [r0] |
| 208 | add r1, r1, r9 |
| 209 | fixnext: |
| 210 | str r1, [r0] |
| 211 | add r2, r2, #8 /* each rel.dyn entry is 8 bytes */ |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 212 | cmp r2, r3 |
Wolfgang Denk | 79e6313 | 2010-10-23 23:22:38 +0200 | [diff] [blame] | 213 | blo fixloop |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 214 | #endif |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 215 | |
| 216 | clear_bss: |
Aneesh V | 401bb30 | 2011-07-13 05:11:07 +0000 | [diff] [blame] | 217 | #ifndef CONFIG_SPL_BUILD |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 218 | ldr r0, _bss_start_ofs |
| 219 | ldr r1, _bss_end_ofs |
Andreas Bießmann | a78fb68 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 220 | mov r4, r6 /* reloc addr */ |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 221 | add r0, r0, r4 |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 222 | add r1, r1, r4 |
| 223 | mov r2, #0x00000000 /* clear */ |
| 224 | |
Zhong Hongbo | 448217d | 2012-07-07 03:24:33 +0000 | [diff] [blame] | 225 | clbss_l:cmp r0, r1 /* clear loop... */ |
| 226 | bhs clbss_e /* if reached end of bss, exit */ |
| 227 | str r2, [r0] |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 228 | add r0, r0, #4 |
Zhong Hongbo | 448217d | 2012-07-07 03:24:33 +0000 | [diff] [blame] | 229 | b clbss_l |
| 230 | clbss_e: |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 231 | #endif |
| 232 | |
| 233 | /* |
| 234 | * We are done. Do not return, instead branch to second part of board |
| 235 | * initialization, now running from RAM. |
| 236 | */ |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 237 | ldr r0, _board_init_r_ofs |
| 238 | adr r1, _start |
| 239 | add lr, r0, r1 |
| 240 | add lr, lr, r9 |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 241 | /* setup parameters for board_init_r */ |
| 242 | mov r0, r5 /* gd_t */ |
Andreas Bießmann | a78fb68 | 2010-12-01 00:58:33 +0100 | [diff] [blame] | 243 | mov r1, r6 /* dest_addr */ |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 244 | /* jump to it ... */ |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 245 | mov pc, lr |
| 246 | |
Albert Aribaud | 3336ca6 | 2010-11-25 22:45:02 +0100 | [diff] [blame] | 247 | _board_init_r_ofs: |
| 248 | .word board_init_r - _start |
| 249 | |
| 250 | _rel_dyn_start_ofs: |
| 251 | .word __rel_dyn_start - _start |
| 252 | _rel_dyn_end_ofs: |
| 253 | .word __rel_dyn_end - _start |
| 254 | _dynsym_start_ofs: |
| 255 | .word __dynsym_start - _start |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 256 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 257 | /* |
| 258 | ************************************************************************* |
| 259 | * |
| 260 | * CPU_init_critical registers |
| 261 | * |
| 262 | * setup important registers |
| 263 | * setup memory timing |
| 264 | * |
| 265 | ************************************************************************* |
| 266 | */ |
| 267 | |
| 268 | |
Mike Williams | 1626308 | 2011-07-22 04:01:30 +0000 | [diff] [blame] | 269 | /* Interrupt-Controller base address */ |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 270 | IC_BASE: .word 0x90050000 |
| 271 | #define ICMR 0x04 |
| 272 | |
| 273 | |
| 274 | /* Reset-Controller */ |
| 275 | RST_BASE: .word 0x90030000 |
| 276 | #define RSRR 0x00 |
| 277 | #define RCSR 0x04 |
| 278 | |
| 279 | |
| 280 | /* PWR */ |
| 281 | PWR_BASE: .word 0x90020000 |
| 282 | #define PSPR 0x08 |
| 283 | #define PPCR 0x14 |
Jean-Christophe PLAGNIOL-VILLARD | 6d0f6bc | 2008-10-16 15:01:15 +0200 | [diff] [blame] | 284 | cpuspeed: .word CONFIG_SYS_CPUSPEED |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 285 | |
| 286 | |
| 287 | cpu_init_crit: |
| 288 | /* |
| 289 | * mask all IRQs |
| 290 | */ |
| 291 | ldr r0, IC_BASE |
| 292 | mov r1, #0x00 |
| 293 | str r1, [r0, #ICMR] |
| 294 | |
| 295 | /* set clock speed */ |
| 296 | ldr r0, PWR_BASE |
| 297 | ldr r1, cpuspeed |
| 298 | str r1, [r0, #PPCR] |
| 299 | |
| 300 | /* |
| 301 | * before relocating, we have to setup RAM timing |
| 302 | * because memory timing is board-dependend, you will |
wdenk | 400558b | 2005-04-02 23:52:25 +0000 | [diff] [blame] | 303 | * find a lowlevel_init.S in your board directory. |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 304 | */ |
| 305 | mov ip, lr |
wdenk | 400558b | 2005-04-02 23:52:25 +0000 | [diff] [blame] | 306 | bl lowlevel_init |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 307 | mov lr, ip |
| 308 | |
| 309 | /* |
| 310 | * disable MMU stuff and enable I-cache |
| 311 | */ |
| 312 | mrc p15,0,r0,c1,c0 |
| 313 | bic r0, r0, #0x00002000 @ clear bit 13 (X) |
| 314 | bic r0, r0, #0x0000000f @ clear bits 3-0 (WCAM) |
| 315 | orr r0, r0, #0x00001000 @ set bit 12 (I) Icache |
| 316 | orr r0, r0, #0x00000002 @ set bit 2 (A) Align |
| 317 | mcr p15,0,r0,c1,c0 |
| 318 | |
| 319 | /* |
| 320 | * flush v4 I/D caches |
| 321 | */ |
| 322 | mov r0, #0 |
| 323 | mcr p15, 0, r0, c7, c7, 0 /* flush v3/v4 cache */ |
| 324 | mcr p15, 0, r0, c8, c7, 0 /* flush v4 TLB */ |
| 325 | |
| 326 | mov pc, lr |
| 327 | |
| 328 | |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 329 | /* |
| 330 | ************************************************************************* |
| 331 | * |
| 332 | * Interrupt handling |
| 333 | * |
| 334 | ************************************************************************* |
| 335 | */ |
| 336 | |
| 337 | @ |
| 338 | @ IRQ stack frame. |
| 339 | @ |
| 340 | #define S_FRAME_SIZE 72 |
| 341 | |
| 342 | #define S_OLD_R0 68 |
| 343 | #define S_PSR 64 |
| 344 | #define S_PC 60 |
| 345 | #define S_LR 56 |
| 346 | #define S_SP 52 |
| 347 | |
| 348 | #define S_IP 48 |
| 349 | #define S_FP 44 |
| 350 | #define S_R10 40 |
| 351 | #define S_R9 36 |
| 352 | #define S_R8 32 |
| 353 | #define S_R7 28 |
| 354 | #define S_R6 24 |
| 355 | #define S_R5 20 |
| 356 | #define S_R4 16 |
| 357 | #define S_R3 12 |
| 358 | #define S_R2 8 |
| 359 | #define S_R1 4 |
| 360 | #define S_R0 0 |
| 361 | |
| 362 | #define MODE_SVC 0x13 |
| 363 | #define I_BIT 0x80 |
| 364 | |
| 365 | /* |
| 366 | * use bad_save_user_regs for abort/prefetch/undef/swi ... |
| 367 | * use irq_save_user_regs / irq_restore_user_regs for IRQ/FIQ handling |
| 368 | */ |
| 369 | |
| 370 | .macro bad_save_user_regs |
| 371 | sub sp, sp, #S_FRAME_SIZE |
| 372 | stmia sp, {r0 - r12} @ Calling r0-r12 |
| 373 | add r8, sp, #S_PC |
| 374 | |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 375 | ldr r2, IRQ_STACK_START_IN |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 376 | ldmia r2, {r2 - r4} @ get pc, cpsr, old_r0 |
| 377 | add r0, sp, #S_FRAME_SIZE @ restore sp_SVC |
| 378 | |
| 379 | add r5, sp, #S_SP |
| 380 | mov r1, lr |
| 381 | stmia r5, {r0 - r4} @ save sp_SVC, lr_SVC, pc, cpsr, old_r |
| 382 | mov r0, sp |
| 383 | .endm |
| 384 | |
| 385 | .macro irq_save_user_regs |
| 386 | sub sp, sp, #S_FRAME_SIZE |
| 387 | stmia sp, {r0 - r12} @ Calling r0-r12 |
| 388 | add r8, sp, #S_PC |
| 389 | stmdb r8, {sp, lr}^ @ Calling SP, LR |
| 390 | str lr, [r8, #0] @ Save calling PC |
| 391 | mrs r6, spsr |
| 392 | str r6, [r8, #4] @ Save CPSR |
| 393 | str r0, [r8, #8] @ Save OLD_R0 |
| 394 | mov r0, sp |
| 395 | .endm |
| 396 | |
| 397 | .macro irq_restore_user_regs |
| 398 | ldmia sp, {r0 - lr}^ @ Calling r0 - lr |
| 399 | mov r0, r0 |
| 400 | ldr lr, [sp, #S_PC] @ Get PC |
| 401 | add sp, sp, #S_FRAME_SIZE |
| 402 | subs pc, lr, #4 @ return & move spsr_svc into cpsr |
| 403 | .endm |
| 404 | |
| 405 | .macro get_bad_stack |
Heiko Schocher | e30ceca | 2010-09-17 13:10:48 +0200 | [diff] [blame] | 406 | ldr r13, IRQ_STACK_START_IN @ setup our mode stack |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 407 | |
| 408 | str lr, [r13] @ save caller lr / spsr |
| 409 | mrs lr, spsr |
| 410 | str lr, [r13, #4] |
| 411 | |
| 412 | mov r13, #MODE_SVC @ prepare SVC-Mode |
| 413 | msr spsr_c, r13 |
| 414 | mov lr, pc |
| 415 | movs pc, lr |
| 416 | .endm |
| 417 | |
| 418 | .macro get_irq_stack @ setup IRQ stack |
| 419 | ldr sp, IRQ_STACK_START |
| 420 | .endm |
| 421 | |
| 422 | .macro get_fiq_stack @ setup FIQ stack |
| 423 | ldr sp, FIQ_STACK_START |
| 424 | .endm |
| 425 | |
| 426 | /* |
| 427 | * exception handlers |
| 428 | */ |
| 429 | .align 5 |
| 430 | undefined_instruction: |
| 431 | get_bad_stack |
| 432 | bad_save_user_regs |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 433 | bl do_undefined_instruction |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 434 | |
| 435 | .align 5 |
| 436 | software_interrupt: |
| 437 | get_bad_stack |
| 438 | bad_save_user_regs |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 439 | bl do_software_interrupt |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 440 | |
| 441 | .align 5 |
| 442 | prefetch_abort: |
| 443 | get_bad_stack |
| 444 | bad_save_user_regs |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 445 | bl do_prefetch_abort |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 446 | |
| 447 | .align 5 |
| 448 | data_abort: |
| 449 | get_bad_stack |
| 450 | bad_save_user_regs |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 451 | bl do_data_abort |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 452 | |
| 453 | .align 5 |
| 454 | not_used: |
| 455 | get_bad_stack |
| 456 | bad_save_user_regs |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 457 | bl do_not_used |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 458 | |
| 459 | #ifdef CONFIG_USE_IRQ |
| 460 | |
| 461 | .align 5 |
| 462 | irq: |
| 463 | get_irq_stack |
| 464 | irq_save_user_regs |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 465 | bl do_irq |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 466 | irq_restore_user_regs |
| 467 | |
| 468 | .align 5 |
| 469 | fiq: |
| 470 | get_fiq_stack |
| 471 | /* someone ought to write a more effiction fiq_save_user_regs */ |
| 472 | irq_save_user_regs |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 473 | bl do_fiq |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 474 | irq_restore_user_regs |
| 475 | |
| 476 | #else |
| 477 | |
| 478 | .align 5 |
| 479 | irq: |
| 480 | get_bad_stack |
| 481 | bad_save_user_regs |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 482 | bl do_irq |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 483 | |
| 484 | .align 5 |
| 485 | fiq: |
| 486 | get_bad_stack |
| 487 | bad_save_user_regs |
Wolfgang Denk | 53677ef | 2008-05-20 16:00:29 +0200 | [diff] [blame] | 488 | bl do_fiq |
wdenk | fe8c280 | 2002-11-03 00:38:21 +0000 | [diff] [blame] | 489 | |
| 490 | #endif |
| 491 | |
| 492 | .align 5 |
| 493 | .globl reset_cpu |
| 494 | reset_cpu: |
| 495 | ldr r0, RST_BASE |
| 496 | mov r1, #0x0 @ set bit 3-0 ... |
| 497 | str r1, [r0, #RCSR] @ ... to clear in RCSR |
| 498 | mov r1, #0x1 |
| 499 | str r1, [r0, #RSRR] @ and perform reset |
| 500 | b reset_cpu @ silly, but repeat endlessly |