blob: bf9fd827532706a16494aa00fdd7743a6af91c13 [file] [log] [blame]
stroesea20b27a2004-12-16 18:05:42 +00001/*
2 * (C) Copyright 2004
3 * Stefan Roese, esd gmbh germany, stefan.roese@esd-electronics.com
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24/*
25 * board/config.h - configuration options, board specific
26 */
27
28#ifndef __CONFIG_H
29#define __CONFIG_H
30
31/*
32 * High Level Configuration Options
33 * (easy to change)
34 */
35
36#define CONFIG_405EP 1 /* This is a PPC405 CPU */
37#define CONFIG_4xx 1 /* ...member of PPC4xx family */
38#define CONFIG_G2000 1 /* ...on a PLU405 board */
39
40#define CONFIG_BOARD_EARLY_INIT_F 1 /* call board_early_init_f() */
41#define CONFIG_MISC_INIT_R 1 /* call misc_init_r() */
42
43#define CONFIG_SYS_CLK_FREQ 33333333 /* external frequency to pll */
44
45#if 0 /* test-only */
46#define CONFIG_BAUDRATE 115200
47#else
48#define CONFIG_BAUDRATE 9600
49#endif
50
51#define CONFIG_PREBOOT
52
53#undef CONFIG_BOOTARGS
54
55#define CONFIG_EXTRA_ENV_SETTINGS \
56 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010057 "nfsroot=${serverip}:${rootpath}\0" \
stroesea20b27a2004-12-16 18:05:42 +000058 "ramargs=setenv bootargs root=/dev/ram rw\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010059 "addip=setenv bootargs ${bootargs} " \
60 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
61 ":${hostname}:${netdev}:off\0" \
62 "addmisc=setenv bootargs ${bootargs} " \
63 "console=ttyS0,${baudrate} " \
stroesea20b27a2004-12-16 18:05:42 +000064 "panic=1\0" \
65 "flash_nfs=run nfsargs addip addmisc;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010066 "bootm ${kernel_addr}\0" \
stroesea20b27a2004-12-16 18:05:42 +000067 "flash_self=run ramargs addip addmisc;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +010068 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
69 "net_nfs=tftp 200000 ${bootfile};" \
stroesea20b27a2004-12-16 18:05:42 +000070 "run nfsargs addip addmisc;bootm\0" \
71 "rootpath=/opt/eldk/ppc_4xx\0" \
72 "bootfile=/tftpboot/g2000/pImage\0" \
73 "kernel_addr=ff800000\0" \
74 "ramdisk_addr=ff900000\0" \
75 "pciconfighost=yes\0" \
76 ""
77#define CONFIG_BOOTCOMMAND "run net_nfs"
78
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
stroesea20b27a2004-12-16 18:05:42 +000080
81#define CONFIG_NET_MULTI 1
82
Ben Warren96e21f82008-10-27 23:50:15 -070083#define CONFIG_PPC4xx_EMAC
stroesea20b27a2004-12-16 18:05:42 +000084#define CONFIG_MII 1 /* MII PHY management */
85#define CONFIG_PHY_ADDR 0 /* PHY address */
86#define CONFIG_PHY1_ADDR 1 /* PHY address */
87
88#if 0 /* test-only */
89#define CONFIG_PHY_CLK_FREQ EMAC_STACR_CLK_66MHZ /* 66 MHz OPB clock*/
90#endif
91
stroesea20b27a2004-12-16 18:05:42 +000092
Jon Loeliger60a08762007-07-07 21:04:26 -050093/*
Jon Loeliger11799432007-07-10 09:02:57 -050094 * BOOTP options
95 */
96#define CONFIG_BOOTP_BOOTFILESIZE
97#define CONFIG_BOOTP_BOOTPATH
98#define CONFIG_BOOTP_GATEWAY
99#define CONFIG_BOOTP_HOSTNAME
100
101
102/*
Jon Loeliger60a08762007-07-07 21:04:26 -0500103 * Command line configuration.
104 */
105#include <config_cmd_default.h>
106
107#define CONFIG_CMD_DHCP
108#define CONFIG_CMD_PCI
109#define CONFIG_CMD_IRQ
110#define CONFIG_CMD_ELF
111#define CONFIG_CMD_DATE
112#define CONFIG_CMD_I2C
113#define CONFIG_CMD_MII
114#define CONFIG_CMD_PING
115#define CONFIG_CMD_BSP
116#define CONFIG_CMD_EEPROM
117
stroesea20b27a2004-12-16 18:05:42 +0000118
119#undef CONFIG_WATCHDOG /* watchdog disabled */
120
121#if 0 /* test-only */
122#define CONFIG_SDRAM_BANK0 1 /* init onboard SDRAM bank 0 */
123#endif
124
125/*
126 * Miscellaneous configurable options
127 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_LONGHELP /* undef to save memory */
129#define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
stroesea20b27a2004-12-16 18:05:42 +0000130
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200131#undef CONFIG_SYS_HUSH_PARSER /* use "hush" command parser */
132#ifdef CONFIG_SYS_HUSH_PARSER
133#define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
stroesea20b27a2004-12-16 18:05:42 +0000134#endif
135
Jon Loeliger60a08762007-07-07 21:04:26 -0500136#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000138#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000140#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
142#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
143#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
stroesea20b27a2004-12-16 18:05:42 +0000144
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145#define CONFIG_SYS_DEVICE_NULLDEV 1 /* include nulldev device */
stroesea20b27a2004-12-16 18:05:42 +0000146
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_CONSOLE_INFO_QUIET 1 /* don't print console @ startup*/
stroesea20b27a2004-12-16 18:05:42 +0000148
149#define CONFIG_AUTO_COMPLETE 1 /* add autocompletion support */
150
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200151#define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
152#define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
stroesea20b27a2004-12-16 18:05:42 +0000153
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154#undef CONFIG_SYS_EXT_SERIAL_CLOCK /* no external serial clock used */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200155#define CONFIG_SYS_BASE_BAUD 691200
stroesea20b27a2004-12-16 18:05:42 +0000156#undef CONFIG_UART1_CONSOLE /* define for uart1 as console */
157
158/* The following table includes the supported baudrates */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200159#define CONFIG_SYS_BAUDRATE_TABLE \
stroesea20b27a2004-12-16 18:05:42 +0000160 { 300, 600, 1200, 2400, 4800, 9600, 19200, 38400, \
161 57600, 115200, 230400, 460800, 921600 }
162
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200163#define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
164#define CONFIG_SYS_EXTBDINFO 1 /* To use extended board_into (bd_t) */
stroesea20b27a2004-12-16 18:05:42 +0000165
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166#define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
stroesea20b27a2004-12-16 18:05:42 +0000167
168#define CONFIG_ZERO_BOOTDELAY_CHECK /* check for keypress on bootdelay==0 */
169#define CONFIG_BOOTDELAY 3 /* autoboot after 3 seconds */
170
171#define CONFIG_VERSION_VARIABLE 1 /* include version env variable */
172
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200173#define CONFIG_SYS_RX_ETH_BUFFER 16 /* use 16 rx buffer on 405 emac */
stroesea20b27a2004-12-16 18:05:42 +0000174
175/*----------------------------------------------------------------------------*/
176/* adding Ethernet setting: FTS OUI 00:11:0B */
177/*----------------------------------------------------------------------------*/
178#define CONFIG_ETHADDR 00:11:0B:00:00:01
wdenke2ffd592004-12-31 09:32:47 +0000179#define CONFIG_HAS_ETH1
stroesea20b27a2004-12-16 18:05:42 +0000180#define CONFIG_ETH1ADDR 00:11:0B:00:00:02
181#define CONFIG_IPADDR 10.48.8.178
182#define CONFIG_IP1ADDR 10.48.8.188
183#define CONFIG_NETMASK 255.255.255.128
184#define CONFIG_SERVERIP 10.48.8.138
185
186/*-----------------------------------------------------------------------
187 * RTC stuff
188 *-----------------------------------------------------------------------
189 */
190#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_I2C_RTC_ADDR 0x68
stroesea20b27a2004-12-16 18:05:42 +0000192
193#if 0 /* test-only */
194/*-----------------------------------------------------------------------
195 * NAND-FLASH stuff
196 *-----------------------------------------------------------------------
197 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200198#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
stroesea20b27a2004-12-16 18:05:42 +0000199#define SECTORSIZE 512
200
201#define ADDR_COLUMN 1
202#define ADDR_PAGE 2
203#define ADDR_COLUMN_PAGE 3
204
205#define NAND_ChipID_UNKNOWN 0x00
206#define NAND_MAX_FLOORS 1
stroesea20b27a2004-12-16 18:05:42 +0000207
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200208#define CONFIG_SYS_NAND_CE (0x80000000 >> 1) /* our CE is GPIO1 */
209#define CONFIG_SYS_NAND_CLE (0x80000000 >> 2) /* our CLE is GPIO2 */
210#define CONFIG_SYS_NAND_ALE (0x80000000 >> 3) /* our ALE is GPIO3 */
211#define CONFIG_SYS_NAND_RDY (0x80000000 >> 4) /* our RDY is GPIO4 */
stroesea20b27a2004-12-16 18:05:42 +0000212
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213#define NAND_DISABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND_CE);} while(0)
214#define NAND_ENABLE_CE(nand) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND_CE);} while(0)
215#define NAND_CTL_CLRALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND_ALE);} while(0)
216#define NAND_CTL_SETALE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND_ALE);} while(0)
217#define NAND_CTL_CLRCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) & ~CONFIG_SYS_NAND_CLE);} while(0)
218#define NAND_CTL_SETCLE(nandptr) do { out32(GPIO0_OR, in32(GPIO0_OR) | CONFIG_SYS_NAND_CLE);} while(0)
219#define NAND_WAIT_READY(nand) while (!(in32(GPIO0_IR) & CONFIG_SYS_NAND_RDY))
stroesea20b27a2004-12-16 18:05:42 +0000220
221#define WRITE_NAND_COMMAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
222#define WRITE_NAND_ADDRESS(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)(d); } while(0)
223#define WRITE_NAND(d, adr) do{ *(volatile __u8 *)((unsigned long)adr) = (__u8)d; } while(0)
224#define READ_NAND(adr) ((volatile unsigned char)(*(volatile __u8 *)(unsigned long)adr))
225#endif
226
227/*-----------------------------------------------------------------------
228 * PCI stuff
229 *-----------------------------------------------------------------------
230 */
231#define PCI_HOST_ADAPTER 0 /* configure as pci adapter */
232#define PCI_HOST_FORCE 1 /* configure as pci host */
233#define PCI_HOST_AUTO 2 /* detected via arbiter enable */
234
235#define CONFIG_PCI /* include pci support */
236#define CONFIG_PCI_HOST PCI_HOST_HOST /* select pci host function */
237#define CONFIG_PCI_PNP /* do pci plug-and-play */
238 /* resource configuration */
239
240#define CONFIG_PCI_SCAN_SHOW /* print pci devices @ startup */
241
242#define CONFIG_PCI_CONFIG_HOST_BRIDGE 1 /* don't skip host bridge config*/
243
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200244#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x12FE /* PCI Vendor ID: esd gmbh */
245#define CONFIG_SYS_PCI_SUBSYS_DEVICEID 0x0405 /* PCI Device ID: CPCI-405 */
246#define CONFIG_SYS_PCI_CLASSCODE 0x0b20 /* PCI Class Code: Processor/PPC*/
247#define CONFIG_SYS_PCI_PTM1LA 0x00000000 /* point to sdram */
248#define CONFIG_SYS_PCI_PTM1MS 0xfc000001 /* 64MB, enable hard-wired to 1 */
249#define CONFIG_SYS_PCI_PTM1PCI 0x00000000 /* Host: use this pci address */
250#define CONFIG_SYS_PCI_PTM2LA 0xffc00000 /* point to flash */
251#define CONFIG_SYS_PCI_PTM2MS 0xffc00001 /* 4MB, enable */
252#define CONFIG_SYS_PCI_PTM2PCI 0x04000000 /* Host: use this pci address */
stroesea20b27a2004-12-16 18:05:42 +0000253
254/*
255 * For booting Linux, the board info and command line data
256 * have to be in the first 8 MB of memory, since this is
257 * the maximum mapped by the Linux kernel during initialization.
258 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
stroesea20b27a2004-12-16 18:05:42 +0000260
261/*-----------------------------------------------------------------------
262 * FLASH organization
263 */
264#if 0 /* APC405 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200265#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
266#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
267#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
268#undef CONFIG_SYS_FLASH_PROTECTION /* don't use hardware protection */
269#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
270#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* test-only...*/
271#define CONFIG_SYS_FLASH_INCREMENT 0x01000000 /* test-only */
stroesea20b27a2004-12-16 18:05:42 +0000272#else /* G2000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200273#define CONFIG_SYS_FLASH_CFI 1 /* Flash is CFI conformant */
274#define CONFIG_SYS_MAX_FLASH_SECT 128 /* max number of sectors on one chip */
275#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
276#undef CONFIG_SYS_FLASH_PROTECTION /* don't use hardware protection */
277#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1 /* use buffered writes (20x faster) */
278#define CONFIG_SYS_FLASH_BASE 0xFF800000 /* test-only...*/
279#define CONFIG_SYS_FLASH_INCREMENT 0x01000000 /* test-only */
stroesea20b27a2004-12-16 18:05:42 +0000280#endif
281
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200282#define CONFIG_SYS_FLASH_EMPTY_INFO /* print 'E' for empty sector on flinfo */
stroesea20b27a2004-12-16 18:05:42 +0000283
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200284#define CONFIG_SYS_JFFS2_FIRST_BANK 0 /* use for JFFS2 */
285#define CONFIG_SYS_JFFS2_NUM_BANKS 1 /* ! second bank contains u-boot */
stroesea20b27a2004-12-16 18:05:42 +0000286
287/*-----------------------------------------------------------------------
288 * Start addresses for the final memory configuration
289 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200290 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
stroesea20b27a2004-12-16 18:05:42 +0000291 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_SDRAM_BASE 0x00000000
293#define CONFIG_SYS_MONITOR_BASE 0xFFFC0000
294#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Monitor */
295#define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserve 256 kB for malloc() */
stroesea20b27a2004-12-16 18:05:42 +0000296
297/*-----------------------------------------------------------------------
298 * Environment Variable setup
299 */
300#if 1 /* test-only */
Jean-Christophe PLAGNIOL-VILLARDbb1f8b42008-09-05 09:19:30 +0200301#define CONFIG_ENV_IS_IN_EEPROM 1 /* use EEPROM for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200302#define CONFIG_ENV_OFFSET 0x100 /* environment starts at the beginning of the EEPROM */
303#define CONFIG_ENV_SIZE 0x700 /* 2048 bytes may be used for env vars*/
stroesea20b27a2004-12-16 18:05:42 +0000304 /* total size of a CAT24WC16 is 2048 bytes */
305
306#else /* DEFAULT: environment in flash, using redundand flash sectors */
307
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200308#define CONFIG_ENV_IS_IN_FLASH 1 /* use FLASH for environment vars */
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200309#define CONFIG_ENV_ADDR 0xFFFA0000 /* environment starts before u-boot */
310#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128k bytes may be used for env vars*/
stroesea20b27a2004-12-16 18:05:42 +0000311
312#endif
313
314/*-----------------------------------------------------------------------
315 * I2C EEPROM (CAT24WC16) for environment
316 */
317#define CONFIG_HARD_I2C /* I2c with hardware support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200318#define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
319#define CONFIG_SYS_I2C_SLAVE 0x7F
stroesea20b27a2004-12-16 18:05:42 +0000320
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200321#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM CAT24WC08 */
stroesea20b27a2004-12-16 18:05:42 +0000322/* CAT24WC08/16... */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200323#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* Bytes of address */
stroesea20b27a2004-12-16 18:05:42 +0000324/* mask of address bits that overflow into the "EEPROM chip address" */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200325#define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
326#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 4 /* The Catalyst CAT24WC08 has */
stroesea20b27a2004-12-16 18:05:42 +0000327 /* 16 byte page write mode using*/
328 /* last 4 bits of the address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200329#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10 /* and takes up to 10 msec */
stroesea20b27a2004-12-16 18:05:42 +0000330
331/*-----------------------------------------------------------------------
stroesea20b27a2004-12-16 18:05:42 +0000332 * External Bus Controller (EBC) Setup
333 */
334
335/* Memory Bank 0 (Intel Strata Flash) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#define CONFIG_SYS_EBC_PB0AP 0x92015480
337#define CONFIG_SYS_EBC_PB0CR 0xFF87A000 /* BAS=0xFF8,BS=08MB,BU=R/W,BW=16bit*/
stroesea20b27a2004-12-16 18:05:42 +0000338
339/* Memory Bank 1 ( Power TAU) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340/* #define CONFIG_SYS_EBC_PB1AP 0x04041000 */
341/* #define CONFIG_SYS_EBC_PB1CR 0xF0018000 */ /* BAS=0xF00,BS=1MB,BU=R/W,BW=8bit */
342#define CONFIG_SYS_EBC_PB1AP 0x00000000
343#define CONFIG_SYS_EBC_PB1CR 0x00000000
stroesea20b27a2004-12-16 18:05:42 +0000344
345/* Memory Bank 2 (Intel Flash) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200346#define CONFIG_SYS_EBC_PB2AP 0x00000000
347#define CONFIG_SYS_EBC_PB2CR 0x00000000
stroesea20b27a2004-12-16 18:05:42 +0000348
349/* Memory Bank 3 (NAND) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200350#define CONFIG_SYS_EBC_PB3AP 0x92015480
351#define CONFIG_SYS_EBC_PB3CR 0xF40B8000 /*addr 0xF40, BS=32M,BU=R/W, BW=8bit */
stroesea20b27a2004-12-16 18:05:42 +0000352
353/* Memory Bank 4 (FPGA regs) initialization */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200354#define CONFIG_SYS_EBC_PB4AP 0x00000000
355#define CONFIG_SYS_EBC_PB4CR 0x00000000 /* leave it blank */
stroesea20b27a2004-12-16 18:05:42 +0000356
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200357#define CONFIG_SYS_NAND_BASE 0xF4000000
stroesea20b27a2004-12-16 18:05:42 +0000358
359/*-----------------------------------------------------------------------
360 * Definitions for initial stack pointer and data area (in data cache)
361 */
362/* use on chip memory ( OCM ) for temperary stack until sdram is tested */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200363#define CONFIG_SYS_TEMP_STACK_OCM 1
stroesea20b27a2004-12-16 18:05:42 +0000364
365/* On Chip Memory location */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200366#define CONFIG_SYS_OCM_DATA_ADDR 0xF8000000
367#define CONFIG_SYS_OCM_DATA_SIZE 0x1000
368#define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_OCM_DATA_ADDR /* inside of SDRAM */
369#define CONFIG_SYS_INIT_RAM_END CONFIG_SYS_OCM_DATA_SIZE /* End of used area in RAM */
stroesea20b27a2004-12-16 18:05:42 +0000370
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
372#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
373#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
stroesea20b27a2004-12-16 18:05:42 +0000374
375/*-----------------------------------------------------------------------
376 * Definitions for GPIO setup (PPC405EP specific)
377 *
378 * GPIO0[0] - External Bus Controller BLAST output
379 * GPIO0[1-9] - Instruction trace outputs
380 * GPIO0[10-13] - External Bus Controller CS_1 - CS_4 outputs
381 * GPIO0[14-16] - External Bus Controller ABUS3-ABUS5 outputs
382 * GPIO0[17-23] - External Interrupts IRQ0 - IRQ6 inputs
383 * GPIO0[24-27] - UART0 control signal inputs/outputs
384 * GPIO0[28-29] - UART1 data signal input/output
385 * GPIO0[30-31] - EMAC0 and EMAC1 reject packet inputs
386 *
387 * following GPIO setting changed for G20000, 080304
388 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_GPIO0_OSRH 0x40005555
390#define CONFIG_SYS_GPIO0_OSRL 0x40000110
391#define CONFIG_SYS_GPIO0_ISR1H 0x00000000
392#define CONFIG_SYS_GPIO0_ISR1L 0x15555445
393#define CONFIG_SYS_GPIO0_TSRH 0x00000000
394#define CONFIG_SYS_GPIO0_TSRL 0x00000000
395#define CONFIG_SYS_GPIO0_TCR 0xF7FF8014
stroesea20b27a2004-12-16 18:05:42 +0000396
397/*
398 * Internal Definitions
399 *
400 * Boot Flags
401 */
402#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
403#define BOOTFLAG_WARM 0x02 /* Software reboot */
404
405/*
406 * Default speed selection (cpu_plb_opb_ebc) in mhz.
407 * This value will be set if iic boot eprom is disabled.
408 */
409#if 1
410#define PLLMR0_DEFAULT PLLMR0_266_66_33_33
411#define PLLMR1_DEFAULT PLLMR1_266_66_33_33
412#endif
413#if 0
414#define PLLMR0_DEFAULT PLLMR0_266_133_66_33
415#define PLLMR1_DEFAULT PLLMR1_266_133_66_33
416#endif
417#if 0
418#define PLLMR0_DEFAULT PLLMR0_200_100_50_33
419#define PLLMR1_DEFAULT PLLMR1_200_100_50_33
420#endif
421#if 0
422#define PLLMR0_DEFAULT PLLMR0_133_66_66_33
423#define PLLMR1_DEFAULT PLLMR1_133_66_66_33
424#endif
425
426#endif /* __CONFIG_H */