blob: b9d8dc3a61ed430787936817346f2a55806b6bab [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Andy Fleming5f184712011-04-08 02:10:27 -05002/*
3 * Copyright 2011 Freescale Semiconductor, Inc.
Andy Flemingb21f87a32014-07-25 17:39:08 -05004 * Andy Fleming <afleming@gmail.com>
Andy Fleming5f184712011-04-08 02:10:27 -05005 *
Andy Fleming5f184712011-04-08 02:10:27 -05006 * This file pretty much stolen from Linux's mii.h/ethtool.h/phy.h
7 */
8
9#ifndef _PHY_H
10#define _PHY_H
11
Simon Glass2a64ada2020-07-19 10:15:39 -060012#include <log.h>
13#include <phy_interface.h>
14#include <dm/ofnode.h>
15#include <dm/read.h>
Simon Glassf2176512020-02-03 07:36:17 -070016#include <linux/errno.h>
Andy Fleming5f184712011-04-08 02:10:27 -050017#include <linux/list.h>
18#include <linux/mii.h>
19#include <linux/ethtool.h>
20#include <linux/mdio.h>
Simon Glass2a64ada2020-07-19 10:15:39 -060021
22struct udevice;
Andy Fleming5f184712011-04-08 02:10:27 -050023
Hannes Schmelzerdb40c1a2017-03-23 15:11:43 +010024#define PHY_FIXED_ID 0xa5a55a5a
Samuel Mendoza-Jonasf641a8a2019-06-18 11:37:17 +100025#define PHY_NCSI_ID 0xbeefcafe
26
Siva Durga Prasad Paladuguf41e5882018-11-27 11:49:11 +053027/*
28 * There is no actual id for this.
29 * This is just a dummy id for gmii2rgmmi converter.
30 */
31#define PHY_GMII2RGMII_ID 0x5a5a5a5a
Hannes Schmelzerdb40c1a2017-03-23 15:11:43 +010032
Andy Fleming5f184712011-04-08 02:10:27 -050033#define PHY_MAX_ADDR 32
34
Shaohui Xieddcd1f32016-01-28 15:55:46 +080035#define PHY_FLAG_BROKEN_RESET (1 << 0) /* soft reset not supported */
36
Florian Fainelli4dae6102016-01-13 16:59:33 +030037#define PHY_DEFAULT_FEATURES (SUPPORTED_Autoneg | \
Andy Fleming5f184712011-04-08 02:10:27 -050038 SUPPORTED_TP | \
39 SUPPORTED_MII)
40
Florian Fainelli4dae6102016-01-13 16:59:33 +030041#define PHY_10BT_FEATURES (SUPPORTED_10baseT_Half | \
42 SUPPORTED_10baseT_Full)
43
44#define PHY_100BT_FEATURES (SUPPORTED_100baseT_Half | \
45 SUPPORTED_100baseT_Full)
46
47#define PHY_1000BT_FEATURES (SUPPORTED_1000baseT_Half | \
Andy Fleming5f184712011-04-08 02:10:27 -050048 SUPPORTED_1000baseT_Full)
49
Florian Fainelli4dae6102016-01-13 16:59:33 +030050#define PHY_BASIC_FEATURES (PHY_10BT_FEATURES | \
51 PHY_100BT_FEATURES | \
52 PHY_DEFAULT_FEATURES)
53
Radu Pirea (NXP OSS)3ef20502021-06-18 21:58:30 +030054#define PHY_100BT1_FEATURES (SUPPORTED_TP | \
55 SUPPORTED_MII | \
56 SUPPORTED_100baseT_Full)
57
Florian Fainelli4dae6102016-01-13 16:59:33 +030058#define PHY_GBIT_FEATURES (PHY_BASIC_FEATURES | \
59 PHY_1000BT_FEATURES)
60
Andy Fleming5f184712011-04-08 02:10:27 -050061#define PHY_10G_FEATURES (PHY_GBIT_FEATURES | \
62 SUPPORTED_10000baseT_Full)
63
Stefan Roese4fb3f0c2014-10-22 12:13:15 +020064#ifndef PHY_ANEG_TIMEOUT
Andy Fleming5f184712011-04-08 02:10:27 -050065#define PHY_ANEG_TIMEOUT 4000
Stefan Roese4fb3f0c2014-10-22 12:13:15 +020066#endif
Andy Fleming5f184712011-04-08 02:10:27 -050067
68
Andy Fleming5f184712011-04-08 02:10:27 -050069struct phy_device;
70
71#define MDIO_NAME_LEN 32
72
73struct mii_dev {
74 struct list_head link;
75 char name[MDIO_NAME_LEN];
76 void *priv;
77 int (*read)(struct mii_dev *bus, int addr, int devad, int reg);
78 int (*write)(struct mii_dev *bus, int addr, int devad, int reg,
79 u16 val);
80 int (*reset)(struct mii_dev *bus);
81 struct phy_device *phymap[PHY_MAX_ADDR];
82 u32 phy_mask;
83};
84
85/* struct phy_driver: a structure which defines PHY behavior
86 *
87 * uid will contain a number which represents the PHY. During
88 * startup, the driver will poll the PHY to find out what its
89 * UID--as defined by registers 2 and 3--is. The 32-bit result
90 * gotten from the PHY will be masked to
91 * discard any bits which may change based on revision numbers
92 * unimportant to functionality
93 *
94 */
95struct phy_driver {
96 char *name;
97 unsigned int uid;
98 unsigned int mask;
99 unsigned int mmds;
100
101 u32 features;
102
103 /* Called to do any driver startup necessities */
104 /* Will be called during phy_connect */
105 int (*probe)(struct phy_device *phydev);
106
107 /* Called to configure the PHY, and modify the controller
108 * based on the results. Should be called after phy_connect */
109 int (*config)(struct phy_device *phydev);
110
111 /* Called when starting up the controller */
112 int (*startup)(struct phy_device *phydev);
113
114 /* Called when bringing down the controller */
115 int (*shutdown)(struct phy_device *phydev);
116
Stefano Babicb71841b2013-09-02 15:42:30 +0200117 int (*readext)(struct phy_device *phydev, int addr, int devad, int reg);
118 int (*writeext)(struct phy_device *phydev, int addr, int devad, int reg,
119 u16 val);
Carlo Caione4f6746d2019-02-08 17:25:06 +0000120
121 /* Phy specific driver override for reading a MMD register */
122 int (*read_mmd)(struct phy_device *phydev, int devad, int reg);
123
124 /* Phy specific driver override for writing a MMD register */
125 int (*write_mmd)(struct phy_device *phydev, int devad, int reg,
126 u16 val);
127
Andy Fleming5f184712011-04-08 02:10:27 -0500128 struct list_head list;
Alex Margineand718b692019-11-14 18:28:29 +0200129
130 /* driver private data */
131 ulong data;
Andy Fleming5f184712011-04-08 02:10:27 -0500132};
133
134struct phy_device {
135 /* Information about the PHY type */
136 /* And management functions */
137 struct mii_dev *bus;
138 struct phy_driver *drv;
139 void *priv;
140
Simon Glassc74c8e62015-04-05 16:07:39 -0600141#ifdef CONFIG_DM_ETH
142 struct udevice *dev;
Grygorii Strashkoeef0b8a2018-07-05 12:02:48 -0500143 ofnode node;
Simon Glassc74c8e62015-04-05 16:07:39 -0600144#else
Andy Fleming5f184712011-04-08 02:10:27 -0500145 struct eth_device *dev;
Simon Glassc74c8e62015-04-05 16:07:39 -0600146#endif
Andy Fleming5f184712011-04-08 02:10:27 -0500147
148 /* forced speed & duplex (no autoneg)
149 * partner speed & duplex & pause (autoneg)
150 */
151 int speed;
152 int duplex;
153
154 /* The most recently read link state */
155 int link;
156 int port;
157 phy_interface_t interface;
158
159 u32 advertising;
160 u32 supported;
161 u32 mmds;
162
163 int autoneg;
164 int addr;
165 int pause;
166 int asym_pause;
167 u32 phy_id;
Pankaj Bansalb3eabd82018-11-16 06:26:18 +0000168 bool is_c45;
Andy Fleming5f184712011-04-08 02:10:27 -0500169 u32 flags;
170};
171
Shaohui Xief55a7762013-11-14 19:00:31 +0800172struct fixed_link {
173 int phy_id;
174 int duplex;
175 int link_speed;
176 int pause;
177 int asym_pause;
178};
179
Dan Murphy6325c8b2020-05-04 16:14:36 -0500180/**
181 * phy_read - Convenience function for reading a given PHY register
182 * @phydev: the phy_device struct
183 * @devad: The MMD to read from
184 * @regnum: register number to read
185 * @return: value for success or negative errno for failure
186 */
Andy Fleming5f184712011-04-08 02:10:27 -0500187static inline int phy_read(struct phy_device *phydev, int devad, int regnum)
188{
189 struct mii_dev *bus = phydev->bus;
190
Samuel Mendoza-Jonase2ffeaa2019-06-18 11:37:18 +1000191 if (!bus || !bus->read) {
192 debug("%s: No bus configured\n", __func__);
193 return -1;
194 }
195
Andy Fleming5f184712011-04-08 02:10:27 -0500196 return bus->read(bus, phydev->addr, devad, regnum);
197}
198
Dan Murphy6325c8b2020-05-04 16:14:36 -0500199/**
200 * phy_write - Convenience function for writing a given PHY register
201 * @phydev: the phy_device struct
202 * @devad: The MMD to read from
203 * @regnum: register number to write
204 * @val: value to write to @regnum
205 * @return: 0 for success or negative errno for failure
206 */
Andy Fleming5f184712011-04-08 02:10:27 -0500207static inline int phy_write(struct phy_device *phydev, int devad, int regnum,
208 u16 val)
209{
210 struct mii_dev *bus = phydev->bus;
211
Thirupathaiah Annapureddy7def4e62020-08-17 17:31:08 -0700212 if (!bus || !bus->write) {
Samuel Mendoza-Jonase2ffeaa2019-06-18 11:37:18 +1000213 debug("%s: No bus configured\n", __func__);
214 return -1;
215 }
216
Andy Fleming5f184712011-04-08 02:10:27 -0500217 return bus->write(bus, phydev->addr, devad, regnum, val);
218}
219
Dan Murphy6325c8b2020-05-04 16:14:36 -0500220/**
221 * phy_mmd_start_indirect - Convenience function for writing MMD registers
222 * @phydev: the phy_device struct
223 * @devad: The MMD to read from
224 * @regnum: register number to write
225 * @return: None
226 */
Carlo Caione4f6746d2019-02-08 17:25:06 +0000227static inline void phy_mmd_start_indirect(struct phy_device *phydev, int devad,
228 int regnum)
229{
230 /* Write the desired MMD Devad */
231 phy_write(phydev, MDIO_DEVAD_NONE, MII_MMD_CTRL, devad);
232
233 /* Write the desired MMD register address */
234 phy_write(phydev, MDIO_DEVAD_NONE, MII_MMD_DATA, regnum);
235
236 /* Select the Function : DATA with no post increment */
237 phy_write(phydev, MDIO_DEVAD_NONE, MII_MMD_CTRL,
238 (devad | MII_MMD_CTRL_NOINCR));
239}
240
Dan Murphy6325c8b2020-05-04 16:14:36 -0500241/**
242 * phy_read_mmd - Convenience function for reading a register
243 * from an MMD on a given PHY.
244 * @phydev: The phy_device struct
245 * @devad: The MMD to read from
246 * @regnum: The register on the MMD to read
247 * @return: Value for success or negative errno for failure
248 */
Carlo Caione4f6746d2019-02-08 17:25:06 +0000249static inline int phy_read_mmd(struct phy_device *phydev, int devad,
250 int regnum)
251{
252 struct phy_driver *drv = phydev->drv;
253
254 if (regnum > (u16)~0 || devad > 32)
255 return -EINVAL;
256
257 /* driver-specific access */
258 if (drv->read_mmd)
259 return drv->read_mmd(phydev, devad, regnum);
260
261 /* direct C45 / C22 access */
262 if ((drv->features & PHY_10G_FEATURES) == PHY_10G_FEATURES ||
263 devad == MDIO_DEVAD_NONE || !devad)
264 return phy_read(phydev, devad, regnum);
265
266 /* indirect C22 access */
267 phy_mmd_start_indirect(phydev, devad, regnum);
268
269 /* Read the content of the MMD's selected register */
270 return phy_read(phydev, MDIO_DEVAD_NONE, MII_MMD_DATA);
271}
272
Dan Murphy6325c8b2020-05-04 16:14:36 -0500273/**
274 * phy_write_mmd - Convenience function for writing a register
275 * on an MMD on a given PHY.
276 * @phydev: The phy_device struct
277 * @devad: The MMD to read from
278 * @regnum: The register on the MMD to read
279 * @val: value to write to @regnum
280 * @return: 0 for success or negative errno for failure
281 */
Carlo Caione4f6746d2019-02-08 17:25:06 +0000282static inline int phy_write_mmd(struct phy_device *phydev, int devad,
283 int regnum, u16 val)
284{
285 struct phy_driver *drv = phydev->drv;
286
287 if (regnum > (u16)~0 || devad > 32)
288 return -EINVAL;
289
290 /* driver-specific access */
291 if (drv->write_mmd)
292 return drv->write_mmd(phydev, devad, regnum, val);
293
294 /* direct C45 / C22 access */
295 if ((drv->features & PHY_10G_FEATURES) == PHY_10G_FEATURES ||
296 devad == MDIO_DEVAD_NONE || !devad)
297 return phy_write(phydev, devad, regnum, val);
298
299 /* indirect C22 access */
300 phy_mmd_start_indirect(phydev, devad, regnum);
301
302 /* Write the data into MMD's selected register */
303 return phy_write(phydev, MDIO_DEVAD_NONE, MII_MMD_DATA, val);
304}
305
Dan Murphy535247a2020-05-04 16:14:38 -0500306/**
307 * phy_set_bits_mmd - Convenience function for setting bits in a register
308 * on MMD
309 * @phydev: the phy_device struct
310 * @devad: the MMD containing register to modify
311 * @regnum: register number to modify
312 * @val: bits to set
313 * @return: 0 for success or negative errno for failure
314 */
315static inline int phy_set_bits_mmd(struct phy_device *phydev, int devad,
316 u32 regnum, u16 val)
317{
318 int value, ret;
319
320 value = phy_read_mmd(phydev, devad, regnum);
321 if (value < 0)
322 return value;
323
324 value |= val;
325
326 ret = phy_write_mmd(phydev, devad, regnum, value);
327 if (ret < 0)
328 return ret;
329
330 return 0;
331}
332
333/**
334 * phy_clear_bits_mmd - Convenience function for clearing bits in a register
335 * on MMD
336 * @phydev: the phy_device struct
337 * @devad: the MMD containing register to modify
338 * @regnum: register number to modify
339 * @val: bits to clear
340 * @return: 0 for success or negative errno for failure
341 */
342static inline int phy_clear_bits_mmd(struct phy_device *phydev, int devad,
343 u32 regnum, u16 val)
344{
345 int value, ret;
346
347 value = phy_read_mmd(phydev, devad, regnum);
348 if (value < 0)
349 return value;
350
351 value &= ~val;
352
353 ret = phy_write_mmd(phydev, devad, regnum, value);
354 if (ret < 0)
355 return ret;
356
357 return 0;
358}
359
Andy Fleming5f184712011-04-08 02:10:27 -0500360#ifdef CONFIG_PHYLIB_10G
361extern struct phy_driver gen10g_driver;
362
Alex Marginean98104892020-01-09 10:50:05 +0200363/*
364 * List all 10G interfaces here, the assumption being that PHYs on these
365 * interfaces are C45
366 */
Andy Fleming5f184712011-04-08 02:10:27 -0500367static inline int is_10g_interface(phy_interface_t interface)
368{
Alex Marginean98104892020-01-09 10:50:05 +0200369 return interface == PHY_INTERFACE_MODE_XGMII ||
370 interface == PHY_INTERFACE_MODE_USXGMII ||
Vladimir Oltean77b11f72021-09-18 15:32:34 +0300371 interface == PHY_INTERFACE_MODE_10GBASER;
Andy Fleming5f184712011-04-08 02:10:27 -0500372}
373
374#endif
375
Alex Margineanc38ac282019-07-11 18:32:56 +0300376/**
377 * phy_init() - Initializes the PHY drivers
Alex Margineanc38ac282019-07-11 18:32:56 +0300378 * This function registers all available PHY drivers
379 *
Dan Murphyea756fb2020-05-04 16:14:37 -0500380 * @return: 0 if OK, -ve on error
Alex Margineanc38ac282019-07-11 18:32:56 +0300381 */
Andy Fleming5f184712011-04-08 02:10:27 -0500382int phy_init(void);
Alex Margineanc38ac282019-07-11 18:32:56 +0300383
384/**
385 * phy_reset() - Resets the specified PHY
Alex Margineanc38ac282019-07-11 18:32:56 +0300386 * Issues a reset of the PHY and waits for it to complete
387 *
388 * @phydev: PHY to reset
Dan Murphyea756fb2020-05-04 16:14:37 -0500389 * @return: 0 if OK, -ve on error
Alex Margineanc38ac282019-07-11 18:32:56 +0300390 */
Andy Fleming5f184712011-04-08 02:10:27 -0500391int phy_reset(struct phy_device *phydev);
Alex Margineanc38ac282019-07-11 18:32:56 +0300392
393/**
394 * phy_find_by_mask() - Searches for a PHY on the specified MDIO bus
Alex Margineanc38ac282019-07-11 18:32:56 +0300395 * The function checks the PHY addresses flagged in phy_mask and returns a
396 * phy_device pointer if it detects a PHY.
397 * This function should only be called if just one PHY is expected to be present
398 * in the set of addresses flagged in phy_mask. If multiple PHYs are present,
399 * it is undefined which of these PHYs is returned.
400 *
401 * @bus: MII/MDIO bus to scan
402 * @phy_mask: bitmap of PYH addresses to scan
403 * @interface: type of MAC-PHY interface
Dan Murphyea756fb2020-05-04 16:14:37 -0500404 * @return: pointer to phy_device if a PHY is found, or NULL otherwise
Alex Margineanc38ac282019-07-11 18:32:56 +0300405 */
Troy Kisky1adb4062012-10-22 16:40:43 +0000406struct phy_device *phy_find_by_mask(struct mii_dev *bus, unsigned phy_mask,
407 phy_interface_t interface);
Alex Margineanc38ac282019-07-11 18:32:56 +0300408
Vladimir Olteand0781c92021-01-25 14:23:52 +0200409#ifdef CONFIG_PHY_FIXED
410
411/**
412 * fixed_phy_create() - create an unconnected fixed-link pseudo-PHY device
413 * @node: OF node for the container of the fixed-link node
414 *
415 * Description: Creates a struct phy_device based on a fixed-link of_node
416 * description. Can be used without phy_connect by drivers which do not expose
417 * a UCLASS_ETH udevice.
418 */
419struct phy_device *fixed_phy_create(ofnode node);
420
421#else
422
423static inline struct phy_device *fixed_phy_create(ofnode node)
424{
425 return NULL;
426}
427
428#endif
429
Simon Glassc74c8e62015-04-05 16:07:39 -0600430#ifdef CONFIG_DM_ETH
Alex Margineanc38ac282019-07-11 18:32:56 +0300431
432/**
433 * phy_connect_dev() - Associates the given pair of PHY and Ethernet devices
434 * @phydev: PHY device
435 * @dev: Ethernet device
436 */
Simon Glassc74c8e62015-04-05 16:07:39 -0600437void phy_connect_dev(struct phy_device *phydev, struct udevice *dev);
Alex Margineanc38ac282019-07-11 18:32:56 +0300438
439/**
440 * phy_connect() - Creates a PHY device for the Ethernet interface
Alex Margineanc38ac282019-07-11 18:32:56 +0300441 * Creates a PHY device for the PHY at the given address, if one doesn't exist
442 * already, and associates it with the Ethernet device.
443 * The function may be called with addr <= 0, in this case addr value is ignored
444 * and the bus is scanned to detect a PHY. Scanning should only be used if only
445 * one PHY is expected to be present on the MDIO bus, otherwise it is undefined
446 * which PHY is returned.
447 *
448 * @bus: MII/MDIO bus that hosts the PHY
449 * @addr: PHY address on MDIO bus
450 * @dev: Ethernet device to associate to the PHY
451 * @interface: type of MAC-PHY interface
Dan Murphyea756fb2020-05-04 16:14:37 -0500452 * @return: pointer to phy_device if a PHY is found, or NULL otherwise
Alex Margineanc38ac282019-07-11 18:32:56 +0300453 */
Simon Glassc74c8e62015-04-05 16:07:39 -0600454struct phy_device *phy_connect(struct mii_dev *bus, int addr,
455 struct udevice *dev,
456 phy_interface_t interface);
Alex Margineanc38ac282019-07-11 18:32:56 +0300457
Grygorii Strashkoeef0b8a2018-07-05 12:02:48 -0500458static inline ofnode phy_get_ofnode(struct phy_device *phydev)
459{
460 if (ofnode_valid(phydev->node))
461 return phydev->node;
462 else
463 return dev_ofnode(phydev->dev);
464}
Simon Glassc74c8e62015-04-05 16:07:39 -0600465#else
Alex Margineanc38ac282019-07-11 18:32:56 +0300466
467/**
468 * phy_connect_dev() - Associates the given pair of PHY and Ethernet devices
469 * @phydev: PHY device
470 * @dev: Ethernet device
471 */
Troy Kisky1adb4062012-10-22 16:40:43 +0000472void phy_connect_dev(struct phy_device *phydev, struct eth_device *dev);
Alex Margineanc38ac282019-07-11 18:32:56 +0300473
474/**
475 * phy_connect() - Creates a PHY device for the Ethernet interface
Alex Margineanc38ac282019-07-11 18:32:56 +0300476 * Creates a PHY device for the PHY at the given address, if one doesn't exist
477 * already, and associates it with the Ethernet device.
478 * The function may be called with addr <= 0, in this case addr value is ignored
479 * and the bus is scanned to detect a PHY. Scanning should only be used if only
480 * one PHY is expected to be present on the MDIO bus, otherwise it is undefined
481 * which PHY is returned.
482 *
483 * @bus: MII/MDIO bus that hosts the PHY
484 * @addr: PHY address on MDIO bus
485 * @dev: Ethernet device to associate to the PHY
486 * @interface: type of MAC-PHY interface
Dan Murphyea756fb2020-05-04 16:14:37 -0500487 * @return: pointer to phy_device if a PHY is found, or NULL otherwise
Alex Margineanc38ac282019-07-11 18:32:56 +0300488 */
Andy Fleming5f184712011-04-08 02:10:27 -0500489struct phy_device *phy_connect(struct mii_dev *bus, int addr,
490 struct eth_device *dev,
491 phy_interface_t interface);
Alex Margineanc38ac282019-07-11 18:32:56 +0300492
Grygorii Strashkoeef0b8a2018-07-05 12:02:48 -0500493static inline ofnode phy_get_ofnode(struct phy_device *phydev)
494{
495 return ofnode_null();
496}
Simon Glassc74c8e62015-04-05 16:07:39 -0600497#endif
Andy Fleming5f184712011-04-08 02:10:27 -0500498int phy_startup(struct phy_device *phydev);
499int phy_config(struct phy_device *phydev);
500int phy_shutdown(struct phy_device *phydev);
501int phy_register(struct phy_driver *drv);
Alexey Brodkinb18acb02016-01-13 16:59:34 +0300502int phy_set_supported(struct phy_device *phydev, u32 max_speed);
Andy Fleming5f184712011-04-08 02:10:27 -0500503int genphy_config_aneg(struct phy_device *phydev);
Troy Kisky8682aba2012-02-07 14:08:48 +0000504int genphy_restart_aneg(struct phy_device *phydev);
Andy Fleming5f184712011-04-08 02:10:27 -0500505int genphy_update_link(struct phy_device *phydev);
Yegor Yefremove2043f52012-11-28 11:15:17 +0100506int genphy_parse_link(struct phy_device *phydev);
Andy Fleming5f184712011-04-08 02:10:27 -0500507int genphy_config(struct phy_device *phydev);
508int genphy_startup(struct phy_device *phydev);
509int genphy_shutdown(struct phy_device *phydev);
510int gen10g_config(struct phy_device *phydev);
511int gen10g_startup(struct phy_device *phydev);
512int gen10g_shutdown(struct phy_device *phydev);
513int gen10g_discover_mmds(struct phy_device *phydev);
514
Florian Fainelli137963d2017-12-09 14:59:54 -0800515int phy_b53_init(void);
Kevin Smith24ae3962016-03-31 19:33:12 +0000516int phy_mv88e61xx_init(void);
Shaohui Xief7c38cf2014-12-30 18:32:04 +0800517int phy_aquantia_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500518int phy_atheros_init(void);
519int phy_broadcom_init(void);
Shengzhou Liu9b18e512014-11-10 18:32:29 +0800520int phy_cortina_init(void);
Abbie Changa70d7b02021-01-14 13:34:12 -0800521int phy_cortina_access_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500522int phy_davicom_init(void);
Matt Porterf485c8a2013-03-20 05:38:13 +0000523int phy_et1011c_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500524int phy_lxt_init(void);
525int phy_marvell_init(void);
Alexandru Gagniucd397f7c2017-07-07 11:36:57 -0700526int phy_micrel_ksz8xxx_init(void);
527int phy_micrel_ksz90x1_init(void);
Neil Armstrong8995a962017-10-18 10:02:10 +0200528int phy_meson_gxl_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500529int phy_natsemi_init(void);
Radu Pirea (NXP OSS)3ef20502021-06-18 21:58:30 +0300530int phy_nxp_tja11xx_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500531int phy_realtek_init(void);
Vladimir Zapolskiyb6abf552011-12-29 15:18:37 +0000532int phy_smsc_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500533int phy_teranetics_init(void);
Edgar E. Iglesias721aed72015-09-25 23:46:08 -0700534int phy_ti_init(void);
Andy Fleming9082eea2011-04-07 21:56:05 -0500535int phy_vitesse_init(void);
Siva Durga Prasad Paladugued6fad32016-02-05 13:22:10 +0530536int phy_xilinx_init(void);
John Haechtena5fd13a2016-12-09 22:15:17 +0000537int phy_mscc_init(void);
Hannes Schmelzerdb40c1a2017-03-23 15:11:43 +0100538int phy_fixed_init(void);
Samuel Mendoza-Jonase2ffeaa2019-06-18 11:37:18 +1000539int phy_ncsi_init(void);
Siva Durga Prasad Paladuguf41e5882018-11-27 11:49:11 +0530540int phy_xilinx_gmii2rgmii_init(void);
Timur Tabia8366262011-10-18 18:44:34 -0500541
Fabio Estevam2fb63962014-02-15 14:52:00 -0200542int board_phy_config(struct phy_device *phydev);
Shengzhou Liu5707d5f2015-04-07 18:46:32 +0800543int get_phy_id(struct mii_dev *bus, int addr, int devad, u32 *phy_id);
Fabio Estevam2fb63962014-02-15 14:52:00 -0200544
Simon Glassc74c8e62015-04-05 16:07:39 -0600545/**
546 * phy_get_interface_by_name() - Look up a PHY interface name
547 *
548 * @str: PHY interface name, e.g. "mii"
Dan Murphyea756fb2020-05-04 16:14:37 -0500549 * @return: PHY_INTERFACE_MODE_... value, or -1 if not found
Simon Glassc74c8e62015-04-05 16:07:39 -0600550 */
551int phy_get_interface_by_name(const char *str);
552
Dan Murphy3ab72fe2016-05-02 15:46:00 -0500553/**
554 * phy_interface_is_rgmii - Convenience function for testing if a PHY interface
555 * is RGMII (all variants)
556 * @phydev: the phy_device struct
Dan Murphyea756fb2020-05-04 16:14:37 -0500557 * @return: true if MII bus is RGMII or false if it is not
Dan Murphy3ab72fe2016-05-02 15:46:00 -0500558 */
559static inline bool phy_interface_is_rgmii(struct phy_device *phydev)
560{
561 return phydev->interface >= PHY_INTERFACE_MODE_RGMII &&
562 phydev->interface <= PHY_INTERFACE_MODE_RGMII_TXID;
563}
564
Dan Murphy3c221af2016-05-02 15:46:01 -0500565/**
566 * phy_interface_is_sgmii - Convenience function for testing if a PHY interface
567 * is SGMII (all variants)
568 * @phydev: the phy_device struct
Dan Murphyea756fb2020-05-04 16:14:37 -0500569 * @return: true if MII bus is SGMII or false if it is not
Dan Murphy3c221af2016-05-02 15:46:01 -0500570 */
571static inline bool phy_interface_is_sgmii(struct phy_device *phydev)
572{
573 return phydev->interface >= PHY_INTERFACE_MODE_SGMII &&
574 phydev->interface <= PHY_INTERFACE_MODE_QSGMII;
575}
576
Timur Tabia8366262011-10-18 18:44:34 -0500577/* PHY UIDs for various PHYs that are referenced in external code */
Priyanka Jain1ddcf5e2018-10-11 04:47:05 +0000578#define PHY_UID_CS4340 0x13e51002
579#define PHY_UID_CS4223 0x03e57003
580#define PHY_UID_TN2020 0x00a19410
581#define PHY_UID_IN112525_S03 0x02107440
Timur Tabia8366262011-10-18 18:44:34 -0500582
Andy Fleming5f184712011-04-08 02:10:27 -0500583#endif