blob: f2c2d3ce25718dd30441bfb24d2690fbd5e5579b [file] [log] [blame]
Shengzhou Liu48c6f322014-11-24 17:11:56 +08001/*
2 * Copyright 2014 Freescale Semiconductor, Inc.
3 *
4 * SPDX-License-Identifier: GPL-2.0+
5 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
14/* High Level Configuration Options */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080015#define CONFIG_DISPLAY_BOARDINFO
16#define CONFIG_BOOKE
17#define CONFIG_E500 /* BOOKE e500 family */
18#define CONFIG_E500MC /* BOOKE e500mc family */
19#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
20#define CONFIG_MP /* support multiple processors */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080021#define CONFIG_ENABLE_36BIT_PHYS
22
23#ifdef CONFIG_PHYS_64BIT
24#define CONFIG_ADDR_MAP 1
25#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
26#endif
27
28#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
29#define CONFIG_SYS_NUM_CPC CONFIG_NUM_DDR_CONTROLLERS
30#define CONFIG_FSL_IFC /* Enable IFC Support */
31
32#define CONFIG_FSL_LAW /* Use common FSL init code */
33#define CONFIG_ENV_OVERWRITE
34
Aneesh Bansalef6c55a2016-01-22 16:37:22 +053035#define CONFIG_FSL_CAAM /* Enable SEC/CAAM */
36
Shengzhou Liu48c6f322014-11-24 17:11:56 +080037/* support deep sleep */
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +080038#ifdef CONFIG_PPC_T1024
Shengzhou Liu48c6f322014-11-24 17:11:56 +080039#define CONFIG_DEEP_SLEEP
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +080040#endif
tang yuantianf49b8c12014-12-17 15:42:54 +080041#if defined(CONFIG_DEEP_SLEEP)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080042#define CONFIG_SILENT_CONSOLE
tang yuantianf49b8c12014-12-17 15:42:54 +080043#define CONFIG_BOARD_EARLY_INIT_F
44#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080045
46#ifdef CONFIG_RAMBOOT_PBL
47#define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +080048#if defined(CONFIG_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080049#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_rcw.cfg
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +080050#elif defined(CONFIG_T1023RDB)
51#define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_rcw.cfg
52#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080053#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
Shengzhou Liu48c6f322014-11-24 17:11:56 +080054#define CONFIG_SPL_SERIAL_SUPPORT
55#define CONFIG_SPL_FLUSH_IMAGE
56#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
57#define CONFIG_SPL_LIBGENERIC_SUPPORT
Shengzhou Liu48c6f322014-11-24 17:11:56 +080058#define CONFIG_FSL_LAW /* Use common FSL init code */
tang yuantianf49b8c12014-12-17 15:42:54 +080059#define CONFIG_SYS_TEXT_BASE 0x30001000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080060#define CONFIG_SPL_TEXT_BASE 0xFFFD8000
61#define CONFIG_SPL_PAD_TO 0x40000
62#define CONFIG_SPL_MAX_SIZE 0x28000
63#define RESET_VECTOR_OFFSET 0x27FFC
64#define BOOT_PAGE_OFFSET 0x27000
65#ifdef CONFIG_SPL_BUILD
66#define CONFIG_SPL_SKIP_RELOCATE
67#define CONFIG_SPL_COMMON_INIT_DDR
68#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
69#define CONFIG_SYS_NO_FLASH
70#endif
71
72#ifdef CONFIG_NAND
73#define CONFIG_SPL_NAND_SUPPORT
74#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080075#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
76#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080077#define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
78#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
79#define CONFIG_SPL_NAND_BOOT
80#endif
81
82#ifdef CONFIG_SPIFLASH
tang yuantianf49b8c12014-12-17 15:42:54 +080083#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080084#define CONFIG_SPL_SPI_SUPPORT
85#define CONFIG_SPL_SPI_FLASH_SUPPORT
86#define CONFIG_SPL_SPI_FLASH_MINIMAL
87#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080088#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
89#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080090#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
91#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
92#ifndef CONFIG_SPL_BUILD
93#define CONFIG_SYS_MPC85XX_NO_RESETVEC
94#endif
95#define CONFIG_SPL_SPI_BOOT
96#endif
97
98#ifdef CONFIG_SDCARD
tang yuantianf49b8c12014-12-17 15:42:54 +080099#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800100#define CONFIG_SPL_MMC_SUPPORT
101#define CONFIG_SPL_MMC_MINIMAL
102#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +0800103#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
104#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800105#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
106#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
107#ifndef CONFIG_SPL_BUILD
108#define CONFIG_SYS_MPC85XX_NO_RESETVEC
109#endif
110#define CONFIG_SPL_MMC_BOOT
111#endif
112
113#endif /* CONFIG_RAMBOOT_PBL */
114
115#ifndef CONFIG_SYS_TEXT_BASE
116#define CONFIG_SYS_TEXT_BASE 0xeff40000
117#endif
118
119#ifndef CONFIG_RESET_VECTOR_ADDRESS
120#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
121#endif
122
123#ifndef CONFIG_SYS_NO_FLASH
124#define CONFIG_FLASH_CFI_DRIVER
125#define CONFIG_SYS_FLASH_CFI
126#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
127#endif
128
129/* PCIe Boot - Master */
130#define CONFIG_SRIO_PCIE_BOOT_MASTER
131/*
132 * for slave u-boot IMAGE instored in master memory space,
133 * PHYS must be aligned based on the SIZE
134 */
135#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
136#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
137#ifdef CONFIG_PHYS_64BIT
138#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
139#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
140#else
141#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
142#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
143#endif
144/*
145 * for slave UCODE and ENV instored in master memory space,
146 * PHYS must be aligned based on the SIZE
147 */
148#ifdef CONFIG_PHYS_64BIT
149#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
150#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
151#else
152#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
153#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
154#endif
155#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
156/* slave core release by master*/
157#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
158#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
159
160/* PCIe Boot - Slave */
161#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
162#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
163#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
164 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
165/* Set 1M boot space for PCIe boot */
166#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
167#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
168 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
169#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
170#define CONFIG_SYS_NO_FLASH
171#endif
172
173#if defined(CONFIG_SPIFLASH)
174#define CONFIG_SYS_EXTRA_ENV_RELOC
175#define CONFIG_ENV_IS_IN_SPI_FLASH
176#define CONFIG_ENV_SPI_BUS 0
177#define CONFIG_ENV_SPI_CS 0
178#define CONFIG_ENV_SPI_MAX_HZ 10000000
179#define CONFIG_ENV_SPI_MODE 0
180#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
181#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800182#if defined(CONFIG_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800183#define CONFIG_ENV_SECT_SIZE 0x10000
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800184#elif defined(CONFIG_T1023RDB)
185#define CONFIG_ENV_SECT_SIZE 0x40000
186#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800187#elif defined(CONFIG_SDCARD)
188#define CONFIG_SYS_EXTRA_ENV_RELOC
189#define CONFIG_ENV_IS_IN_MMC
190#define CONFIG_SYS_MMC_ENV_DEV 0
191#define CONFIG_ENV_SIZE 0x2000
192#define CONFIG_ENV_OFFSET (512 * 0x800)
193#elif defined(CONFIG_NAND)
194#define CONFIG_SYS_EXTRA_ENV_RELOC
195#define CONFIG_ENV_IS_IN_NAND
196#define CONFIG_ENV_SIZE 0x2000
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800197#if defined(CONFIG_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800198#define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800199#elif defined(CONFIG_T1023RDB)
200#define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
201#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800202#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
203#define CONFIG_ENV_IS_IN_REMOTE
204#define CONFIG_ENV_ADDR 0xffe20000
205#define CONFIG_ENV_SIZE 0x2000
206#elif defined(CONFIG_ENV_IS_NOWHERE)
207#define CONFIG_ENV_SIZE 0x2000
208#else
209#define CONFIG_ENV_IS_IN_FLASH
210#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
211#define CONFIG_ENV_SIZE 0x2000
212#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
213#endif
214
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800215#ifndef __ASSEMBLY__
216unsigned long get_board_sys_clk(void);
217unsigned long get_board_ddr_clk(void);
218#endif
219
220#define CONFIG_SYS_CLK_FREQ 100000000
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800221#define CONFIG_DDR_CLK_FREQ 100000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800222
223/*
224 * These can be toggled for performance analysis, otherwise use default.
225 */
226#define CONFIG_SYS_CACHE_STASHING
227#define CONFIG_BACKSIDE_L2_CACHE
228#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
229#define CONFIG_BTB /* toggle branch predition */
230#define CONFIG_DDR_ECC
231#ifdef CONFIG_DDR_ECC
232#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
233#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
234#endif
235
236#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
237#define CONFIG_SYS_MEMTEST_END 0x00400000
238#define CONFIG_SYS_ALT_MEMTEST
239#define CONFIG_PANIC_HANG /* do not reset board on panic */
240
241/*
242 * Config the L3 Cache as L3 SRAM
243 */
244#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
245#define CONFIG_SYS_L3_SIZE (256 << 10)
246#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
247#ifdef CONFIG_RAMBOOT_PBL
248#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
249#endif
250#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
251#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
252#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
253#define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
254
255#ifdef CONFIG_PHYS_64BIT
256#define CONFIG_SYS_DCSRBAR 0xf0000000
257#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
258#endif
259
260/* EEPROM */
261#define CONFIG_ID_EEPROM
262#define CONFIG_SYS_I2C_EEPROM_NXID
263#define CONFIG_SYS_EEPROM_BUS_NUM 0
264#define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
265#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
266#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
267#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
268
269/*
270 * DDR Setup
271 */
272#define CONFIG_VERY_BIG_RAM
273#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
274#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
275#define CONFIG_DIMM_SLOTS_PER_CTLR 1
276#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800277#define CONFIG_FSL_DDR_INTERACTIVE
278#if defined(CONFIG_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800279#define CONFIG_DDR_SPD
280#define CONFIG_SYS_FSL_DDR3
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800281#define CONFIG_SYS_SPD_BUS_NUM 0
282#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800283#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800284#elif defined(CONFIG_T1023RDB)
285#define CONFIG_SYS_FSL_DDR4
286#define CONFIG_SYS_DDR_RAW_TIMING
287#define CONFIG_SYS_SDRAM_SIZE 2048
288#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800289
290/*
291 * IFC Definitions
292 */
293#define CONFIG_SYS_FLASH_BASE 0xe8000000
294#ifdef CONFIG_PHYS_64BIT
295#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
296#else
297#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
298#endif
299
300#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
301#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
302 CSPR_PORT_SIZE_16 | \
303 CSPR_MSEL_NOR | \
304 CSPR_V)
305#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
306
307/* NOR Flash Timing Params */
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800308#if defined(CONFIG_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800309#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800310#elif defined(CONFIG_T1023RDB)
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800311#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800312 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
313#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800314#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
315 FTIM0_NOR_TEADC(0x5) | \
316 FTIM0_NOR_TEAHC(0x5))
317#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
318 FTIM1_NOR_TRAD_NOR(0x1A) |\
319 FTIM1_NOR_TSEQRAD_NOR(0x13))
320#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
321 FTIM2_NOR_TCH(0x4) | \
322 FTIM2_NOR_TWPH(0x0E) | \
323 FTIM2_NOR_TWP(0x1c))
324#define CONFIG_SYS_NOR_FTIM3 0x0
325
326#define CONFIG_SYS_FLASH_QUIET_TEST
327#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
328
329#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
330#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
331#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
332#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
333
334#define CONFIG_SYS_FLASH_EMPTY_INFO
335#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
336
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800337#ifdef CONFIG_T1024RDB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800338/* CPLD on IFC */
339#define CONFIG_SYS_CPLD_BASE 0xffdf0000
340#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
341#define CONFIG_SYS_CSPR2_EXT (0xf)
342#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
343 | CSPR_PORT_SIZE_8 \
344 | CSPR_MSEL_GPCM \
345 | CSPR_V)
346#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
347#define CONFIG_SYS_CSOR2 0x0
348
349/* CPLD Timing parameters for IFC CS2 */
350#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
351 FTIM0_GPCM_TEADC(0x0e) | \
352 FTIM0_GPCM_TEAHC(0x0e))
353#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
354 FTIM1_GPCM_TRAD(0x1f))
355#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
356 FTIM2_GPCM_TCH(0x8) | \
357 FTIM2_GPCM_TWP(0x1f))
358#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800359#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800360
361/* NAND Flash on IFC */
362#define CONFIG_NAND_FSL_IFC
363#define CONFIG_SYS_NAND_BASE 0xff800000
364#ifdef CONFIG_PHYS_64BIT
365#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
366#else
367#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
368#endif
369#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
370#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
371 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
372 | CSPR_MSEL_NAND /* MSEL = NAND */ \
373 | CSPR_V)
374#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
375
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800376#if defined(CONFIG_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800377#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
378 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
379 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
380 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
381 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
382 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
383 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800384#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
385#elif defined(CONFIG_T1023RDB)
Jaiprakash Singh78429502015-05-22 15:21:07 +0530386#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
387 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
388 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800389 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
390 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
391 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
392 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
393#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
394#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800395
396#define CONFIG_SYS_NAND_ONFI_DETECTION
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800397/* ONFI NAND Flash mode0 Timing Params */
398#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
399 FTIM0_NAND_TWP(0x18) | \
400 FTIM0_NAND_TWCHT(0x07) | \
401 FTIM0_NAND_TWH(0x0a))
402#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
403 FTIM1_NAND_TWBE(0x39) | \
404 FTIM1_NAND_TRR(0x0e) | \
405 FTIM1_NAND_TRP(0x18))
406#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
407 FTIM2_NAND_TREH(0x0a) | \
408 FTIM2_NAND_TWHRE(0x1e))
409#define CONFIG_SYS_NAND_FTIM3 0x0
410
411#define CONFIG_SYS_NAND_DDR_LAW 11
412#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
413#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800414#define CONFIG_CMD_NAND
415
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800416#if defined(CONFIG_NAND)
417#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
418#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
419#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
420#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
421#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
422#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
423#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
424#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
425#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
426#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
427#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
428#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
429#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
430#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
431#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
432#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
433#else
434#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
435#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
436#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
437#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
438#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
439#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
440#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
441#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
442#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
443#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
444#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
445#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
446#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
447#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
448#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
449#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
450#endif
451
452#ifdef CONFIG_SPL_BUILD
453#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
454#else
455#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
456#endif
457
458#if defined(CONFIG_RAMBOOT_PBL)
459#define CONFIG_SYS_RAMBOOT
460#endif
461
462#define CONFIG_BOARD_EARLY_INIT_R
463#define CONFIG_MISC_INIT_R
464
465#define CONFIG_HWCONFIG
466
467/* define to use L1 as initial stack */
468#define CONFIG_L1_INIT_RAM
469#define CONFIG_SYS_INIT_RAM_LOCK
470#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
471#ifdef CONFIG_PHYS_64BIT
472#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700473#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800474/* The assembler doesn't like typecast */
475#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
476 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
477 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
478#else
York Sunb3142e22015-08-17 13:31:51 -0700479#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800480#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
481#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
482#endif
483#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
484
485#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
486 GENERATED_GBL_DATA_SIZE)
487#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
488
489#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
490#define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
491
492/* Serial Port */
493#define CONFIG_CONS_INDEX 1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800494#define CONFIG_SYS_NS16550_SERIAL
495#define CONFIG_SYS_NS16550_REG_SIZE 1
496#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
497
498#define CONFIG_SYS_BAUDRATE_TABLE \
499 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
500
501#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
502#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
503#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
504#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
505#define CONFIG_SYS_CONSOLE_IS_IN_ENV /* determine from environment */
506
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800507/* Video */
508#undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
509#ifdef CONFIG_FSL_DIU_FB
510#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
511#define CONFIG_VIDEO
512#define CONFIG_CMD_BMP
513#define CONFIG_CFB_CONSOLE
514#define CONFIG_VIDEO_SW_CURSOR
515#define CONFIG_VGA_AS_SINGLE_DEVICE
516#define CONFIG_VIDEO_LOGO
517#define CONFIG_VIDEO_BMP_LOGO
518#define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
519/*
520 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
521 * disable empty flash sector detection, which is I/O-intensive.
522 */
523#undef CONFIG_SYS_FLASH_EMPTY_INFO
524#endif
525
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800526/* I2C */
527#define CONFIG_SYS_I2C
528#define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
529#define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
530#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
531#define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
532#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
533#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
534#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
535
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800536#define I2C_PCA6408_BUS_NUM 1
537#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800538
539/* I2C bus multiplexer */
540#define I2C_MUX_CH_DEFAULT 0x8
541
542/*
543 * RTC configuration
544 */
545#define RTC
546#define CONFIG_RTC_DS1337 1
547#define CONFIG_SYS_I2C_RTC_ADDR 0x68
548
549/*
550 * eSPI - Enhanced SPI
551 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800552#define CONFIG_SPI_FLASH_BAR
553#define CONFIG_SF_DEFAULT_SPEED 10000000
554#define CONFIG_SF_DEFAULT_MODE 0
555
556/*
557 * General PCIe
558 * Memory space is mapped 1-1, but I/O space must start from 0.
559 */
560#define CONFIG_PCI /* Enable PCI/PCIE */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400561#define CONFIG_PCIE1 /* PCIE controller 1 */
562#define CONFIG_PCIE2 /* PCIE controller 2 */
563#define CONFIG_PCIE3 /* PCIE controller 3 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800564#ifdef CONFIG_PPC_T1040
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400565#define CONFIG_PCIE4 /* PCIE controller 4 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800566#endif
567#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
568#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
569#define CONFIG_PCI_INDIRECT_BRIDGE
570
571#ifdef CONFIG_PCI
572/* controller 1, direct to uli, tgtid 3, Base address 20000 */
573#ifdef CONFIG_PCIE1
574#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
575#ifdef CONFIG_PHYS_64BIT
576#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
577#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
578#else
579#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
580#define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
581#endif
582#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
583#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
584#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
585#ifdef CONFIG_PHYS_64BIT
586#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
587#else
588#define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
589#endif
590#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
591#endif
592
593/* controller 2, Slot 2, tgtid 2, Base address 201000 */
594#ifdef CONFIG_PCIE2
595#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
596#ifdef CONFIG_PHYS_64BIT
597#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
598#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
599#else
600#define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
601#define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000
602#endif
603#define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
604#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
605#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
606#ifdef CONFIG_PHYS_64BIT
607#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
608#else
609#define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
610#endif
611#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
612#endif
613
614/* controller 3, Slot 1, tgtid 1, Base address 202000 */
615#ifdef CONFIG_PCIE3
616#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
617#ifdef CONFIG_PHYS_64BIT
618#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
619#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
620#else
621#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
622#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
623#endif
624#define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
625#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
626#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
627#ifdef CONFIG_PHYS_64BIT
628#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
629#else
630#define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
631#endif
632#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
633#endif
634
635/* controller 4, Base address 203000, to be removed */
636#ifdef CONFIG_PCIE4
637#define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
638#ifdef CONFIG_PHYS_64BIT
639#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
640#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
641#else
642#define CONFIG_SYS_PCIE4_MEM_BUS 0xb0000000
643#define CONFIG_SYS_PCIE4_MEM_PHYS 0xb0000000
644#endif
645#define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
646#define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
647#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
648#ifdef CONFIG_PHYS_64BIT
649#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
650#else
651#define CONFIG_SYS_PCIE4_IO_PHYS 0xf8030000
652#endif
653#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
654#endif
655
656#define CONFIG_PCI_PNP /* do pci plug-and-play */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800657#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
658#define CONFIG_DOS_PARTITION
659#endif /* CONFIG_PCI */
660
661/*
662 * USB
663 */
664#define CONFIG_HAS_FSL_DR_USB
665
666#ifdef CONFIG_HAS_FSL_DR_USB
667#define CONFIG_USB_EHCI
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800668#define CONFIG_USB_EHCI_FSL
669#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800670#endif
671
672/*
673 * SDHC
674 */
675#define CONFIG_MMC
676#ifdef CONFIG_MMC
677#define CONFIG_FSL_ESDHC
678#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800679#define CONFIG_GENERIC_MMC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800680#define CONFIG_DOS_PARTITION
681#endif
682
683/* Qman/Bman */
684#ifndef CONFIG_NOBQFMAN
685#define CONFIG_SYS_DPAA_QBMAN /* Support Q/Bman */
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500686#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800687#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
688#ifdef CONFIG_PHYS_64BIT
689#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
690#else
691#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
692#endif
693#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500694#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
695#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
696#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
697#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
698#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
699 CONFIG_SYS_BMAN_CENA_SIZE)
700#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
701#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500702#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800703#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
704#ifdef CONFIG_PHYS_64BIT
705#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
706#else
707#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
708#endif
709#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500710#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
711#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
712#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
713#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
714#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
715 CONFIG_SYS_QMAN_CENA_SIZE)
716#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
717#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800718
719#define CONFIG_SYS_DPAA_FMAN
720
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800721#ifdef CONFIG_T1024RDB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800722#define CONFIG_QE
723#define CONFIG_U_QE
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800724#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800725/* Default address of microcode for the Linux FMan driver */
726#if defined(CONFIG_SPIFLASH)
727/*
728 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
729 * env, so we got 0x110000.
730 */
731#define CONFIG_SYS_QE_FW_IN_SPIFLASH
732#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
733#define CONFIG_SYS_QE_FW_ADDR 0x130000
734#elif defined(CONFIG_SDCARD)
735/*
736 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
737 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
738 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
739 */
740#define CONFIG_SYS_QE_FMAN_FW_IN_MMC
741#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
742#define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
743#elif defined(CONFIG_NAND)
744#define CONFIG_SYS_QE_FMAN_FW_IN_NAND
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800745#if defined(CONFIG_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800746#define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
747#define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800748#elif defined(CONFIG_T1023RDB)
749#define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
750#define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
751#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800752#elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
753/*
754 * Slave has no ucode locally, it can fetch this from remote. When implementing
755 * in two corenet boards, slave's ucode could be stored in master's memory
756 * space, the address can be mapped from slave TLB->slave LAW->
757 * slave SRIO or PCIE outbound window->master inbound window->
758 * master LAW->the ucode address in master's memory space.
759 */
760#define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
761#define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
762#else
763#define CONFIG_SYS_QE_FMAN_FW_IN_NOR
764#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
765#define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
766#endif
767#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
768#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
769#endif /* CONFIG_NOBQFMAN */
770
771#ifdef CONFIG_SYS_DPAA_FMAN
772#define CONFIG_FMAN_ENET
773#define CONFIG_PHYLIB_10G
774#define CONFIG_PHY_REALTEK
Shengzhou Liue26416a2014-12-17 16:51:08 +0800775#define CONFIG_PHY_AQUANTIA
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800776#if defined(CONFIG_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800777#define RGMII_PHY1_ADDR 0x2
778#define RGMII_PHY2_ADDR 0x6
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800779#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800780#define FM1_10GEC1_PHY_ADDR 0x1
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800781#elif defined(CONFIG_T1023RDB)
782#define RGMII_PHY1_ADDR 0x1
783#define SGMII_RTK_PHY_ADDR 0x3
784#define SGMII_AQR_PHY_ADDR 0x2
785#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800786#endif
787
788#ifdef CONFIG_FMAN_ENET
789#define CONFIG_MII /* MII PHY management */
790#define CONFIG_ETHPRIME "FM1@DTSEC4"
791#define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
792#endif
793
794/*
795 * Dynamic MTD Partition support with mtdparts
796 */
797#ifndef CONFIG_SYS_NO_FLASH
798#define CONFIG_MTD_DEVICE
799#define CONFIG_MTD_PARTITIONS
800#define CONFIG_CMD_MTDPARTS
801#define CONFIG_FLASH_CFI_MTD
802#define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
803 "spi0=spife110000.1"
804#define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
805 "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
806 "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
807 "1m(uboot),5m(kernel),128k(dtb),-(user)"
808#endif
809
810/*
811 * Environment
812 */
813#define CONFIG_LOADS_ECHO /* echo on for serial download */
814#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
815
816/*
817 * Command line configuration.
818 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800819#define CONFIG_CMD_DATE
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800820#define CONFIG_CMD_EEPROM
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800821#define CONFIG_CMD_ERRATA
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800822#define CONFIG_CMD_IRQ
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800823#define CONFIG_CMD_REGINFO
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800824
825#ifdef CONFIG_PCI
826#define CONFIG_CMD_PCI
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800827#endif
828
829/*
830 * Miscellaneous configurable options
831 */
832#define CONFIG_SYS_LONGHELP /* undef to save memory */
833#define CONFIG_CMDLINE_EDITING /* Command-line editing */
834#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
835#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800836#ifdef CONFIG_CMD_KGDB
837#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
838#else
839#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
840#endif
841#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
842#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
843#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
844
845/*
846 * For booting Linux, the board info and command line data
847 * have to be in the first 64 MB of memory, since this is
848 * the maximum mapped by the Linux kernel during initialization.
849 */
850#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
851#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
852
853#ifdef CONFIG_CMD_KGDB
854#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
855#endif
856
857/*
858 * Environment Configuration
859 */
860#define CONFIG_ROOTPATH "/opt/nfsroot"
861#define CONFIG_BOOTFILE "uImage"
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800862#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800863#define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800864#define CONFIG_BAUDRATE 115200
865#define __USB_PHY_TYPE utmi
866
867#ifdef CONFIG_PPC_T1024
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800868#define CONFIG_BOARDNAME t1024rdb
869#define BANK_INTLV cs0_cs1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800870#else
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800871#define CONFIG_BOARDNAME t1023rdb
872#define BANK_INTLV null
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800873#endif
874
875#define CONFIG_EXTRA_ENV_SETTINGS \
876 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800877 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800878 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
879 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
880 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
881 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
882 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
883 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
884 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
885 "netdev=eth0\0" \
886 "tftpflash=tftpboot $loadaddr $uboot && " \
887 "protect off $ubootaddr +$filesize && " \
888 "erase $ubootaddr +$filesize && " \
889 "cp.b $loadaddr $ubootaddr $filesize && " \
890 "protect on $ubootaddr +$filesize && " \
891 "cmp.b $loadaddr $ubootaddr $filesize\0" \
892 "consoledev=ttyS0\0" \
893 "ramdiskaddr=2000000\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500894 "fdtaddr=1e00000\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800895 "bdev=sda3\0"
896
897#define CONFIG_LINUX \
898 "setenv bootargs root=/dev/ram rw " \
899 "console=$consoledev,$baudrate $othbootargs;" \
900 "setenv ramdiskaddr 0x02000000;" \
901 "setenv fdtaddr 0x00c00000;" \
902 "setenv loadaddr 0x1000000;" \
903 "bootm $loadaddr $ramdiskaddr $fdtaddr"
904
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800905#define CONFIG_NFSBOOTCOMMAND \
906 "setenv bootargs root=/dev/nfs rw " \
907 "nfsroot=$serverip:$rootpath " \
908 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
909 "console=$consoledev,$baudrate $othbootargs;" \
910 "tftp $loadaddr $bootfile;" \
911 "tftp $fdtaddr $fdtfile;" \
912 "bootm $loadaddr - $fdtaddr"
913
914#define CONFIG_BOOTCOMMAND CONFIG_LINUX
915
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530916/* Hash command with SHA acceleration supported in hardware */
917#ifdef CONFIG_FSL_CAAM
918#define CONFIG_CMD_HASH
919#define CONFIG_SHA_HW_ACCEL
920#endif
921
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800922#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530923
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800924#endif /* __T1024RDB_H */