blob: 9191f0f60f2e7c2f98a22d1db7133fa2645730d6 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * Copyright (C) 2002 Scott McNutt <smcnutt@artesyncp.com>
3 *
4 * See file CREDITS for list of people who contributed to this
5 * project.
6 *
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
11 *
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
20 * MA 02111-1307 USA
21 */
22
wdenkc6097192002-11-03 00:24:07 +000023#include <common.h>
wdenkc6097192002-11-03 00:24:07 +000024#include <asm/processor.h>
wdenkdb2f721f2003-03-06 00:58:30 +000025#include <spd_sdram.h>
wdenkc6097192002-11-03 00:24:07 +000026
27#define BOOT_SMALL_FLASH 32 /* 00100000 */
28#define FLASH_ONBD_N 2 /* 00000010 */
29#define FLASH_SRAM_SEL 1 /* 00000001 */
30
Stefan Roese8a316c92005-08-01 16:49:12 +020031long int fixed_sdram(void);
wdenkc6097192002-11-03 00:24:07 +000032
Stefan Roese8a316c92005-08-01 16:49:12 +020033int board_early_init_f(void)
wdenkc6097192002-11-03 00:24:07 +000034{
35 uint reg;
Stefan Roese8a316c92005-08-01 16:49:12 +020036 unsigned char *fpga_base = (unsigned char *)CFG_FPGA_BASE;
wdenkc6097192002-11-03 00:24:07 +000037 unsigned char status;
38
wdenkc6097192002-11-03 00:24:07 +000039 /*--------------------------------------------------------------------
40 * Setup the external bus controller/chip selects
41 *-------------------------------------------------------------------*/
Stefan Roese8a316c92005-08-01 16:49:12 +020042 mtdcr(ebccfga, xbcfg);
43 reg = mfdcr(ebccfgd);
44 mtdcr(ebccfgd, reg | 0x04000000); /* Set ATC */
wdenkc6097192002-11-03 00:24:07 +000045
Stefan Roese8a316c92005-08-01 16:49:12 +020046 mtebc(pb1ap, 0x02815480); /* NVRAM/RTC */
47 mtebc(pb1cr, 0x48018000); /* BA=0x480 1MB R/W 8-bit */
48 mtebc(pb7ap, 0x01015280); /* FPGA registers */
49 mtebc(pb7cr, 0x48318000); /* BA=0x483 1MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000050
51 /* read FPGA_REG0 and set the bus controller */
52 status = *fpga_base;
53 if ((status & BOOT_SMALL_FLASH) && !(status & FLASH_ONBD_N)) {
Stefan Roese8a316c92005-08-01 16:49:12 +020054 mtebc(pb0ap, 0x9b015480); /* FLASH/SRAM */
55 mtebc(pb0cr, 0xfff18000); /* BAS=0xfff 1MB R/W 8-bit */
56 mtebc(pb2ap, 0x9b015480); /* 4MB FLASH */
57 mtebc(pb2cr, 0xff858000); /* BAS=0xff8 4MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000058 } else {
Stefan Roese8a316c92005-08-01 16:49:12 +020059 mtebc(pb0ap, 0x9b015480); /* 4MB FLASH */
60 mtebc(pb0cr, 0xffc58000); /* BAS=0xffc 4MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000061
62 /* set CS2 if FLASH_ONBD_N == 0 */
63 if (!(status & FLASH_ONBD_N)) {
Stefan Roese8a316c92005-08-01 16:49:12 +020064 mtebc(pb2ap, 0x9b015480); /* FLASH/SRAM */
65 mtebc(pb2cr, 0xff818000); /* BAS=0xff8 4MB R/W 8-bit */
wdenkc6097192002-11-03 00:24:07 +000066 }
67 }
68
69 /*--------------------------------------------------------------------
70 * Setup the interrupt controller polarities, triggers, etc.
71 *-------------------------------------------------------------------*/
Stefan Roese8a316c92005-08-01 16:49:12 +020072 mtdcr(uic0sr, 0xffffffff); /* clear all */
73 mtdcr(uic0er, 0x00000000); /* disable all */
74 mtdcr(uic0cr, 0x00000009); /* SMI & UIC1 crit are critical */
75 mtdcr(uic0pr, 0xfffffe13); /* per ref-board manual */
76 mtdcr(uic0tr, 0x01c00008); /* per ref-board manual */
77 mtdcr(uic0vr, 0x00000001); /* int31 highest, base=0x000 */
78 mtdcr(uic0sr, 0xffffffff); /* clear all */
wdenkc6097192002-11-03 00:24:07 +000079
Stefan Roese8a316c92005-08-01 16:49:12 +020080 mtdcr(uic1sr, 0xffffffff); /* clear all */
81 mtdcr(uic1er, 0x00000000); /* disable all */
82 mtdcr(uic1cr, 0x00000000); /* all non-critical */
83 mtdcr(uic1pr, 0xffffe0ff); /* per ref-board manual */
84 mtdcr(uic1tr, 0x00ffc000); /* per ref-board manual */
85 mtdcr(uic1vr, 0x00000001); /* int31 highest, base=0x000 */
86 mtdcr(uic1sr, 0xffffffff); /* clear all */
wdenkc6097192002-11-03 00:24:07 +000087
88 return 0;
89}
90
Stefan Roese8a316c92005-08-01 16:49:12 +020091int checkboard(void)
wdenkc6097192002-11-03 00:24:07 +000092{
93 sys_info_t sysinfo;
Wolfgang Denk77ddac92005-10-13 16:45:02 +020094 char *s = getenv("serial#");
wdenkc6097192002-11-03 00:24:07 +000095
Stefan Roese8a316c92005-08-01 16:49:12 +020096 get_sys_info(&sysinfo);
wdenkc6097192002-11-03 00:24:07 +000097
Stefan Roese8a316c92005-08-01 16:49:12 +020098 printf("Board: Ebony - AMCC PPC440GP Evaluation Board");
99 if (s != NULL) {
100 puts(", serial# ");
101 puts(s);
102 }
103 putc('\n');
104
105 printf("\tVCO: %lu MHz\n", sysinfo.freqVCOMhz / 1000000);
106 printf("\tCPU: %lu MHz\n", sysinfo.freqProcessor / 1000000);
107 printf("\tPLB: %lu MHz\n", sysinfo.freqPLB / 1000000);
108 printf("\tOPB: %lu MHz\n", sysinfo.freqOPB / 1000000);
109 printf("\tEPB: %lu MHz\n", sysinfo.freqEPB / 1000000);
wdenkc6097192002-11-03 00:24:07 +0000110 return (0);
111}
112
Stefan Roese8a316c92005-08-01 16:49:12 +0200113long int initdram(int board_type)
wdenkc6097192002-11-03 00:24:07 +0000114{
115 long dram_size = 0;
wdenkc6097192002-11-03 00:24:07 +0000116
117#if defined(CONFIG_SPD_EEPROM)
Stefan Roese8a316c92005-08-01 16:49:12 +0200118 dram_size = spd_sdram(0);
wdenkc6097192002-11-03 00:24:07 +0000119#else
Stefan Roese8a316c92005-08-01 16:49:12 +0200120 dram_size = fixed_sdram();
wdenkc6097192002-11-03 00:24:07 +0000121#endif
122 return dram_size;
123}
124
wdenkc6097192002-11-03 00:24:07 +0000125#if defined(CFG_DRAM_TEST)
Stefan Roese8a316c92005-08-01 16:49:12 +0200126int testdram(void)
wdenkc6097192002-11-03 00:24:07 +0000127{
128 uint *pstart = (uint *) 0x00000000;
129 uint *pend = (uint *) 0x08000000;
130 uint *p;
131
132 for (p = pstart; p < pend; p++)
133 *p = 0xaaaaaaaa;
134
135 for (p = pstart; p < pend; p++) {
136 if (*p != 0xaaaaaaaa) {
Stefan Roese8a316c92005-08-01 16:49:12 +0200137 printf("SDRAM test fails at: %08x\n", (uint) p);
wdenkc6097192002-11-03 00:24:07 +0000138 return 1;
139 }
140 }
141
142 for (p = pstart; p < pend; p++)
143 *p = 0x55555555;
144
145 for (p = pstart; p < pend; p++) {
146 if (*p != 0x55555555) {
Stefan Roese8a316c92005-08-01 16:49:12 +0200147 printf("SDRAM test fails at: %08x\n", (uint) p);
wdenkc6097192002-11-03 00:24:07 +0000148 return 1;
149 }
150 }
151 return 0;
152}
153#endif
154
155#if !defined(CONFIG_SPD_EEPROM)
156/*************************************************************************
157 * fixed sdram init -- doesn't use serial presence detect.
158 *
159 * Assumes: 128 MB, non-ECC, non-registered
160 * PLB @ 133 MHz
161 *
162 ************************************************************************/
Stefan Roese8a316c92005-08-01 16:49:12 +0200163long int fixed_sdram(void)
wdenkc6097192002-11-03 00:24:07 +0000164{
165 uint reg;
166
167 /*--------------------------------------------------------------------
168 * Setup some default
169 *------------------------------------------------------------------*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200170 mtsdram(mem_uabba, 0x00000000); /* ubba=0 (default) */
171 mtsdram(mem_slio, 0x00000000); /* rdre=0 wrre=0 rarw=0 */
172 mtsdram(mem_devopt, 0x00000000); /* dll=0 ds=0 (normal) */
173 mtsdram(mem_wddctr, 0x00000000); /* wrcp=0 dcd=0 */
174 mtsdram(mem_clktr, 0x40000000); /* clkp=1 (90 deg wr) dcdt=0 */
wdenkc6097192002-11-03 00:24:07 +0000175
176 /*--------------------------------------------------------------------
177 * Setup for board-specific specific mem
178 *------------------------------------------------------------------*/
179 /*
180 * Following for CAS Latency = 2.5 @ 133 MHz PLB
181 */
Stefan Roese8a316c92005-08-01 16:49:12 +0200182 mtsdram(mem_b0cr, 0x000a4001); /* SDBA=0x000 128MB, Mode 3, enabled */
183 mtsdram(mem_tr0, 0x410a4012); /* WR=2 WD=1 CL=2.5 PA=3 CP=4 LD=2 */
wdenkc6097192002-11-03 00:24:07 +0000184 /* RA=10 RD=3 */
Stefan Roese8a316c92005-08-01 16:49:12 +0200185 mtsdram(mem_tr1, 0x8080082f); /* SS=T2 SL=STAGE 3 CD=1 CT=0x02f */
186 mtsdram(mem_rtr, 0x08200000); /* Rate 15.625 ns @ 133 MHz PLB */
187 mtsdram(mem_cfg1, 0x00000000); /* Self-refresh exit, disable PM */
188 udelay(400); /* Delay 200 usecs (min) */
wdenkc6097192002-11-03 00:24:07 +0000189
190 /*--------------------------------------------------------------------
191 * Enable the controller, then wait for DCEN to complete
192 *------------------------------------------------------------------*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200193 mtsdram(mem_cfg0, 0x86000000); /* DCEN=1, PMUD=1, 64-bit */
wdenkc6097192002-11-03 00:24:07 +0000194 for (;;) {
Stefan Roese8a316c92005-08-01 16:49:12 +0200195 mfsdram(mem_mcsts, reg);
wdenkc6097192002-11-03 00:24:07 +0000196 if (reg & 0x80000000)
197 break;
198 }
199
200 return (128 * 1024 * 1024); /* 128 MB */
201}
Stefan Roese8a316c92005-08-01 16:49:12 +0200202#endif /* !defined(CONFIG_SPD_EEPROM) */
wdenkc6097192002-11-03 00:24:07 +0000203
204/*************************************************************************
205 * pci_pre_init
206 *
207 * This routine is called just prior to registering the hose and gives
208 * the board the opportunity to check things. Returning a value of zero
209 * indicates that things are bad & PCI initialization should be aborted.
210 *
211 * Different boards may wish to customize the pci controller structure
212 * (add regions, override default access routines, etc) or perform
213 * certain pre-initialization actions.
214 *
215 ************************************************************************/
216#if defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT)
Stefan Roese8a316c92005-08-01 16:49:12 +0200217int pci_pre_init(struct pci_controller *hose)
wdenkc6097192002-11-03 00:24:07 +0000218{
Stefan Roese8a316c92005-08-01 16:49:12 +0200219 unsigned long strap;
wdenkc6097192002-11-03 00:24:07 +0000220
221 /*--------------------------------------------------------------------------+
222 * The ebony board is always configured as the host & requires the
223 * PCI arbiter to be enabled.
224 *--------------------------------------------------------------------------*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200225 strap = mfdcr(cpc0_strp1);
226 if ((strap & 0x00100000) == 0) {
227 printf("PCI: CPC0_STRP1[PAE] not set.\n");
228 return 0;
229 }
wdenkc6097192002-11-03 00:24:07 +0000230
Stefan Roese8a316c92005-08-01 16:49:12 +0200231 return 1;
wdenkc6097192002-11-03 00:24:07 +0000232}
Stefan Roese8a316c92005-08-01 16:49:12 +0200233#endif /* defined(CONFIG_PCI) && defined(CFG_PCI_PRE_INIT) */
wdenkc6097192002-11-03 00:24:07 +0000234
235/*************************************************************************
236 * pci_target_init
237 *
238 * The bootstrap configuration provides default settings for the pci
239 * inbound map (PIM). But the bootstrap config choices are limited and
240 * may not be sufficient for a given board.
241 *
242 ************************************************************************/
243#if defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT)
Stefan Roese8a316c92005-08-01 16:49:12 +0200244void pci_target_init(struct pci_controller *hose)
wdenkc6097192002-11-03 00:24:07 +0000245{
246 DECLARE_GLOBAL_DATA_PTR;
247
248 /*--------------------------------------------------------------------------+
249 * Disable everything
250 *--------------------------------------------------------------------------*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200251 out32r(PCIX0_PIM0SA, 0); /* disable */
252 out32r(PCIX0_PIM1SA, 0); /* disable */
253 out32r(PCIX0_PIM2SA, 0); /* disable */
254 out32r(PCIX0_EROMBA, 0); /* disable expansion rom */
wdenkc6097192002-11-03 00:24:07 +0000255
256 /*--------------------------------------------------------------------------+
257 * Map all of SDRAM to PCI address 0x0000_0000. Note that the 440 strapping
258 * options to not support sizes such as 128/256 MB.
259 *--------------------------------------------------------------------------*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200260 out32r(PCIX0_PIM0LAL, CFG_SDRAM_BASE);
261 out32r(PCIX0_PIM0LAH, 0);
262 out32r(PCIX0_PIM0SA, ~(gd->ram_size - 1) | 1);
wdenkc6097192002-11-03 00:24:07 +0000263
Stefan Roese8a316c92005-08-01 16:49:12 +0200264 out32r(PCIX0_BAR0, 0);
wdenkc6097192002-11-03 00:24:07 +0000265
266 /*--------------------------------------------------------------------------+
267 * Program the board's subsystem id/vendor id
268 *--------------------------------------------------------------------------*/
Stefan Roese8a316c92005-08-01 16:49:12 +0200269 out16r(PCIX0_SBSYSVID, CFG_PCI_SUBSYS_VENDORID);
270 out16r(PCIX0_SBSYSID, CFG_PCI_SUBSYS_DEVICEID);
wdenkc6097192002-11-03 00:24:07 +0000271
Stefan Roese8a316c92005-08-01 16:49:12 +0200272 out16r(PCIX0_CMD, in16r(PCIX0_CMD) | PCI_COMMAND_MEMORY);
wdenkc6097192002-11-03 00:24:07 +0000273}
Stefan Roese8a316c92005-08-01 16:49:12 +0200274#endif /* defined(CONFIG_PCI) && defined(CFG_PCI_TARGET_INIT) */
wdenkc6097192002-11-03 00:24:07 +0000275
276/*************************************************************************
277 * is_pci_host
278 *
279 * This routine is called to determine if a pci scan should be
280 * performed. With various hardware environments (especially cPCI and
281 * PPMC) it's insufficient to depend on the state of the arbiter enable
282 * bit in the strap register, or generic host/adapter assumptions.
283 *
284 * Rather than hard-code a bad assumption in the general 440 code, the
285 * 440 pci code requires the board to decide at runtime.
286 *
287 * Return 0 for adapter mode, non-zero for host (monarch) mode.
288 *
289 *
290 ************************************************************************/
291#if defined(CONFIG_PCI)
292int is_pci_host(struct pci_controller *hose)
293{
Stefan Roese8a316c92005-08-01 16:49:12 +0200294 /* The ebony board is always configured as host. */
295 return (1);
wdenkc6097192002-11-03 00:24:07 +0000296}
Stefan Roese8a316c92005-08-01 16:49:12 +0200297#endif /* defined(CONFIG_PCI) */