blob: 1d8e61ec1f56f11c13e8cd3e3d6259d70527317f [file] [log] [blame]
Wolfgang Denkad5bb452007-03-06 18:08:43 +01001/*
2 * (C) Copyright 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
21 * MA 02111-1307 USA
22 */
23
24#include <common.h>
25
26/*
27 * CPU test
28 * Shift instructions: rlwimi
29 *
30 * The test contains a pre-built table of instructions, operands and
31 * expected results. For each table entry, the test will cyclically use
32 * different sets of operand registers and result registers.
33 */
34
Wolfgang Denkad5bb452007-03-06 18:08:43 +010035#include <post.h>
36#include "cpu_asm.h"
37
38#if CONFIG_POST & CFG_POST_CPU
39
40extern void cpu_post_exec_22 (ulong *code, ulong *cr, ulong *res, ulong op1,
41 ulong op2);
42extern ulong cpu_post_makecr (long v);
43
44static struct cpu_post_rlwimi_s
45{
46 ulong cmd;
47 ulong op0;
48 ulong op1;
49 uchar op2;
50 uchar mb;
51 uchar me;
52 ulong res;
53} cpu_post_rlwimi_table[] =
54{
55 {
56 OP_RLWIMI,
57 0xff00ffff,
58 0x0000aa00,
59 8,
60 8,
61 15,
62 0xffaaffff
63 },
64};
65static unsigned int cpu_post_rlwimi_size =
66 sizeof (cpu_post_rlwimi_table) / sizeof (struct cpu_post_rlwimi_s);
67
68int cpu_post_test_rlwimi (void)
69{
70 int ret = 0;
71 unsigned int i, reg;
72 int flag = disable_interrupts();
73
74 for (i = 0; i < cpu_post_rlwimi_size && ret == 0; i++)
75 {
76 struct cpu_post_rlwimi_s *test = cpu_post_rlwimi_table + i;
77
78 for (reg = 0; reg < 32 && ret == 0; reg++)
79 {
80 unsigned int reg0 = (reg + 0) % 32;
81 unsigned int reg1 = (reg + 1) % 32;
82 unsigned int stk = reg < 16 ? 31 : 15;
83 unsigned long code[] =
84 {
85 ASM_STW(stk, 1, -4),
86 ASM_ADDI(stk, 1, -20),
87 ASM_STW(3, stk, 8),
88 ASM_STW(4, stk, 12),
89 ASM_STW(reg0, stk, 4),
90 ASM_STW(reg1, stk, 0),
91 ASM_LWZ(reg1, stk, 8),
92 ASM_LWZ(reg0, stk, 12),
93 ASM_113(test->cmd, reg1, reg0, test->op2, test->mb, test->me),
94 ASM_STW(reg1, stk, 8),
95 ASM_LWZ(reg1, stk, 0),
96 ASM_LWZ(reg0, stk, 4),
97 ASM_LWZ(3, stk, 8),
98 ASM_ADDI(1, stk, 20),
99 ASM_LWZ(stk, 1, -4),
100 ASM_BLR,
101 };
102 unsigned long codecr[] =
103 {
104 ASM_STW(stk, 1, -4),
105 ASM_ADDI(stk, 1, -20),
106 ASM_STW(3, stk, 8),
107 ASM_STW(4, stk, 12),
108 ASM_STW(reg0, stk, 4),
109 ASM_STW(reg1, stk, 0),
110 ASM_LWZ(reg1, stk, 8),
111 ASM_LWZ(reg0, stk, 12),
112 ASM_113(test->cmd, reg1, reg0, test->op2, test->mb, test->me) |
113 BIT_C,
114 ASM_STW(reg1, stk, 8),
115 ASM_LWZ(reg1, stk, 0),
116 ASM_LWZ(reg0, stk, 4),
117 ASM_LWZ(3, stk, 8),
118 ASM_ADDI(1, stk, 20),
119 ASM_LWZ(stk, 1, -4),
120 ASM_BLR,
121 };
122 ulong res;
123 ulong cr;
124
125 if (ret == 0)
126 {
127 cr = 0;
128 cpu_post_exec_22 (code, & cr, & res, test->op0, test->op1);
129
130 ret = res == test->res && cr == 0 ? 0 : -1;
131
132 if (ret != 0)
133 {
134 post_log ("Error at rlwimi test %d !\n", i);
135 }
136 }
137
138 if (ret == 0)
139 {
140 cpu_post_exec_22 (codecr, & cr, & res, test->op0, test->op1);
141
142 ret = res == test->res &&
143 (cr & 0xe0000000) == cpu_post_makecr (res) ? 0 : -1;
144
145 if (ret != 0)
146 {
147 post_log ("Error at rlwimi test %d !\n", i);
148 }
149 }
150 }
151 }
152
153 if (flag)
154 enable_interrupts();
155
156 return ret;
157}
158
159#endif