blob: 8a6f5cb319e6862b7d5023d03aefad7eda8f5fc8 [file] [log] [blame]
Weijie Gao40746bf2022-09-09 20:00:12 +08001/* SPDX-License-Identifier: GPL-2.0 */
2/*
3 * Copyright (C) 2022 MediaTek Inc. All rights reserved.
4 *
5 * Author: Sam Shih <sam.shih@mediatek.com>
6 */
7
8#ifndef _DT_BINDINGS_CLK_MT7981_H
9#define _DT_BINDINGS_CLK_MT7981_H
10
11/* INFRACFG */
12
Christian Marangi78487cd2024-08-02 15:53:11 +020013#define CK_INFRA_66M_MCK 0
14#define CLK_INFRA_NR_CLK 1
Weijie Gao40746bf2022-09-09 20:00:12 +080015
16/* TOPCKGEN */
17
18#define CK_TOP_CB_CKSQ_40M 0
19#define CK_TOP_CB_M_416M 1
20#define CK_TOP_CB_M_D2 2
21#define CK_TOP_CB_M_D3 3
22#define CK_TOP_M_D3_D2 4
23#define CK_TOP_CB_M_D4 5
24#define CK_TOP_CB_M_D8 6
25#define CK_TOP_M_D8_D2 7
26#define CK_TOP_CB_MM_720M 8
27#define CK_TOP_CB_MM_D2 9
28#define CK_TOP_CB_MM_D3 10
29#define CK_TOP_CB_MM_D3_D5 11
30#define CK_TOP_CB_MM_D4 12
31#define CK_TOP_CB_MM_D6 13
32#define CK_TOP_MM_D6_D2 14
33#define CK_TOP_CB_MM_D8 15
34#define CK_TOP_CB_APLL2_196M 16
35#define CK_TOP_APLL2_D2 17
36#define CK_TOP_APLL2_D4 18
37#define CK_TOP_NET1_2500M 19
38#define CK_TOP_CB_NET1_D4 20
39#define CK_TOP_CB_NET1_D5 21
40#define CK_TOP_NET1_D5_D2 22
41#define CK_TOP_NET1_D5_D4 23
42#define CK_TOP_CB_NET1_D8 24
43#define CK_TOP_NET1_D8_D2 25
44#define CK_TOP_NET1_D8_D4 26
45#define CK_TOP_CB_NET2_800M 27
46#define CK_TOP_CB_NET2_D2 28
47#define CK_TOP_CB_NET2_D4 29
48#define CK_TOP_NET2_D4_D2 30
49#define CK_TOP_NET2_D4_D4 31
50#define CK_TOP_CB_NET2_D6 32
51#define CK_TOP_CB_WEDMCU_208M 33
52#define CK_TOP_CB_SGM_325M 34
53#define CK_TOP_CKSQ_40M_D2 35
54#define CK_TOP_CB_RTC_32K 36
55#define CK_TOP_CB_RTC_32P7K 37
56#define CK_TOP_USB_TX250M 38
57#define CK_TOP_FAUD 39
58#define CK_TOP_NFI1X 40
59#define CK_TOP_USB_EQ_RX250M 41
60#define CK_TOP_USB_CDR_CK 42
61#define CK_TOP_USB_LN0_CK 43
62#define CK_TOP_SPINFI_BCK 44
63#define CK_TOP_SPI 45
64#define CK_TOP_SPIM_MST 46
65#define CK_TOP_UART_BCK 47
66#define CK_TOP_PWM_BCK 48
67#define CK_TOP_I2C_BCK 49
68#define CK_TOP_PEXTP_TL 50
69#define CK_TOP_EMMC_208M 51
70#define CK_TOP_EMMC_400M 52
71#define CK_TOP_DRAMC_REF 53
72#define CK_TOP_DRAMC_MD32 54
73#define CK_TOP_SYSAXI 55
74#define CK_TOP_SYSAPB 56
75#define CK_TOP_ARM_DB_MAIN 57
76#define CK_TOP_AP2CNN_HOST 58
77#define CK_TOP_NETSYS 59
78#define CK_TOP_NETSYS_500M 60
79#define CK_TOP_NETSYS_WED_MCU 61
80#define CK_TOP_NETSYS_2X 62
81#define CK_TOP_SGM_325M 63
82#define CK_TOP_SGM_REG 64
83#define CK_TOP_F26M 65
84#define CK_TOP_EIP97B 66
85#define CK_TOP_USB3_PHY 67
86#define CK_TOP_AUD 68
87#define CK_TOP_A1SYS 69
88#define CK_TOP_AUD_L 70
89#define CK_TOP_A_TUNER 71
90#define CK_TOP_U2U3_REF 72
91#define CK_TOP_U2U3_SYS 73
92#define CK_TOP_U2U3_XHCI 74
93#define CK_TOP_USB_FRMCNT 75
94#define CK_TOP_NFI1X_SEL 76
95#define CK_TOP_SPINFI_SEL 77
96#define CK_TOP_SPI_SEL 78
97#define CK_TOP_SPIM_MST_SEL 79
98#define CK_TOP_UART_SEL 80
99#define CK_TOP_PWM_SEL 81
100#define CK_TOP_I2C_SEL 82
101#define CK_TOP_PEXTP_TL_SEL 83
102#define CK_TOP_EMMC_208M_SEL 84
103#define CK_TOP_EMMC_400M_SEL 85
104#define CK_TOP_F26M_SEL 86
105#define CK_TOP_DRAMC_SEL 87
106#define CK_TOP_DRAMC_MD32_SEL 88
107#define CK_TOP_SYSAXI_SEL 89
108#define CK_TOP_SYSAPB_SEL 90
109#define CK_TOP_ARM_DB_MAIN_SEL 91
110#define CK_TOP_AP2CNN_HOST_SEL 92
111#define CK_TOP_NETSYS_SEL 93
112#define CK_TOP_NETSYS_500M_SEL 94
113#define CK_TOP_NETSYS_MCU_SEL 95
114#define CK_TOP_NETSYS_2X_SEL 96
115#define CK_TOP_SGM_325M_SEL 97
116#define CK_TOP_SGM_REG_SEL 98
117#define CK_TOP_EIP97B_SEL 99
118#define CK_TOP_USB3_PHY_SEL 100
119#define CK_TOP_AUD_SEL 101
120#define CK_TOP_A1SYS_SEL 102
121#define CK_TOP_AUD_L_SEL 103
122#define CK_TOP_A_TUNER_SEL 104
123#define CK_TOP_U2U3_SEL 105
124#define CK_TOP_U2U3_SYS_SEL 106
125#define CK_TOP_U2U3_XHCI_SEL 107
126#define CK_TOP_USB_FRMCNT_SEL 108
127#define CLK_TOP_NR_CLK 109
128
129/*
130 * INFRACFG_AO
131 * clock muxes need to be append to infracfg domain, and clock gates
132 * need to be keep in infracgh_ao domain
133 */
134#define INFRACFG_AO_OFFSET 10
135
136#define CK_INFRA_UART0_SEL (0 + CLK_INFRA_NR_CLK)
137#define CK_INFRA_UART1_SEL (1 + CLK_INFRA_NR_CLK)
138#define CK_INFRA_UART2_SEL (2 + CLK_INFRA_NR_CLK)
139#define CK_INFRA_SPI0_SEL (3 + CLK_INFRA_NR_CLK)
140#define CK_INFRA_SPI1_SEL (4 + CLK_INFRA_NR_CLK)
141#define CK_INFRA_SPI2_SEL (5 + CLK_INFRA_NR_CLK)
142#define CK_INFRA_PWM1_SEL (6 + CLK_INFRA_NR_CLK)
143#define CK_INFRA_PWM2_SEL (7 + CLK_INFRA_NR_CLK)
144#define CK_INFRA_PWM_BSEL (8 + CLK_INFRA_NR_CLK)
145#define CK_INFRA_PCIE_SEL (9 + CLK_INFRA_NR_CLK)
146#define CK_INFRA_GPT_STA (10 - INFRACFG_AO_OFFSET)
147#define CK_INFRA_PWM_HCK (11 - INFRACFG_AO_OFFSET)
148#define CK_INFRA_PWM_STA (12 - INFRACFG_AO_OFFSET)
149#define CK_INFRA_PWM1_CK (13 - INFRACFG_AO_OFFSET)
150#define CK_INFRA_PWM2_CK (14 - INFRACFG_AO_OFFSET)
151#define CK_INFRA_CQ_DMA_CK (15 - INFRACFG_AO_OFFSET)
152#define CK_INFRA_AUD_BUS_CK (16 - INFRACFG_AO_OFFSET)
153#define CK_INFRA_AUD_26M_CK (17 - INFRACFG_AO_OFFSET)
154#define CK_INFRA_AUD_L_CK (18 - INFRACFG_AO_OFFSET)
155#define CK_INFRA_AUD_AUD_CK (19 - INFRACFG_AO_OFFSET)
156#define CK_INFRA_AUD_EG2_CK (20 - INFRACFG_AO_OFFSET)
157#define CK_INFRA_DRAMC_26M_CK (21 - INFRACFG_AO_OFFSET)
158#define CK_INFRA_DBG_CK (22 - INFRACFG_AO_OFFSET)
159#define CK_INFRA_AP_DMA_CK (23 - INFRACFG_AO_OFFSET)
160#define CK_INFRA_SEJ_CK (24 - INFRACFG_AO_OFFSET)
161#define CK_INFRA_SEJ_13M_CK (25 - INFRACFG_AO_OFFSET)
162#define CK_INFRA_THERM_CK (26 - INFRACFG_AO_OFFSET)
Christian Marangi99d3da82024-08-02 15:53:03 +0200163#define CK_INFRA_I2C0_CK (27 - INFRACFG_AO_OFFSET)
Weijie Gao40746bf2022-09-09 20:00:12 +0800164#define CK_INFRA_UART0_CK (28 - INFRACFG_AO_OFFSET)
165#define CK_INFRA_UART1_CK (29 - INFRACFG_AO_OFFSET)
166#define CK_INFRA_UART2_CK (30 - INFRACFG_AO_OFFSET)
167#define CK_INFRA_SPI2_CK (31 - INFRACFG_AO_OFFSET)
168#define CK_INFRA_SPI2_HCK_CK (32 - INFRACFG_AO_OFFSET)
169#define CK_INFRA_NFI1_CK (33 - INFRACFG_AO_OFFSET)
170#define CK_INFRA_SPINFI1_CK (34 - INFRACFG_AO_OFFSET)
171#define CK_INFRA_NFI_HCK_CK (35 - INFRACFG_AO_OFFSET)
172#define CK_INFRA_SPI0_CK (36 - INFRACFG_AO_OFFSET)
173#define CK_INFRA_SPI1_CK (37 - INFRACFG_AO_OFFSET)
174#define CK_INFRA_SPI0_HCK_CK (38 - INFRACFG_AO_OFFSET)
175#define CK_INFRA_SPI1_HCK_CK (39 - INFRACFG_AO_OFFSET)
176#define CK_INFRA_FRTC_CK (40 - INFRACFG_AO_OFFSET)
177#define CK_INFRA_MSDC_CK (41 - INFRACFG_AO_OFFSET)
178#define CK_INFRA_MSDC_HCK_CK (42 - INFRACFG_AO_OFFSET)
179#define CK_INFRA_MSDC_133M_CK (43 - INFRACFG_AO_OFFSET)
180#define CK_INFRA_MSDC_66M_CK (44 - INFRACFG_AO_OFFSET)
181#define CK_INFRA_ADC_26M_CK (45 - INFRACFG_AO_OFFSET)
182#define CK_INFRA_ADC_FRC_CK (46 - INFRACFG_AO_OFFSET)
183#define CK_INFRA_FBIST2FPC_CK (47 - INFRACFG_AO_OFFSET)
184#define CK_INFRA_I2C_MCK_CK (48 - INFRACFG_AO_OFFSET)
185#define CK_INFRA_I2C_PCK_CK (49 - INFRACFG_AO_OFFSET)
186#define CK_INFRA_IUSB_133_CK (50 - INFRACFG_AO_OFFSET)
187#define CK_INFRA_IUSB_66M_CK (51 - INFRACFG_AO_OFFSET)
188#define CK_INFRA_IUSB_SYS_CK (52 - INFRACFG_AO_OFFSET)
189#define CK_INFRA_IUSB_CK (53 - INFRACFG_AO_OFFSET)
190#define CK_INFRA_IPCIE_CK (54 - INFRACFG_AO_OFFSET)
191#define CK_INFRA_IPCIER_CK (55 - INFRACFG_AO_OFFSET)
192#define CK_INFRA_IPCIEB_CK (56 - INFRACFG_AO_OFFSET)
Christian Marangi7c732d02024-08-02 15:53:02 +0200193#define CK_INFRA_IPCIE_PIPE_CK (57 - INFRACFG_AO_OFFSET)
194#define CLK_INFRA_AO_NR_CLK (58 - INFRACFG_AO_OFFSET)
Weijie Gao40746bf2022-09-09 20:00:12 +0800195
196/* APMIXEDSYS */
197
198#define CK_APMIXED_ARMPLL 0
199#define CK_APMIXED_NET2PLL 1
200#define CK_APMIXED_MMPLL 2
201#define CK_APMIXED_SGMPLL 3
202#define CK_APMIXED_WEDMCUPLL 4
203#define CK_APMIXED_NET1PLL 5
204#define CK_APMIXED_MPLL 6
205#define CK_APMIXED_APLL2 7
206#define CLK_APMIXED_NR_CLK 8
207
208/* SGMIISYS_0 */
209
210#define CK_SGM0_TX_EN 0
211#define CK_SGM0_RX_EN 1
212#define CK_SGM0_CK0_EN 2
213#define CK_SGM0_CDR_CK0_EN 3
214#define CLK_SGMII0_NR_CLK 4
215
216/* SGMIISYS_1 */
217
218#define CK_SGM1_TX_EN 0
219#define CK_SGM1_RX_EN 1
220#define CK_SGM1_CK1_EN 2
221#define CK_SGM1_CDR_CK1_EN 3
222#define CLK_SGMII1_NR_CLK 4
223
224/* ETHSYS */
225
226#define CK_ETH_FE_EN 0
227#define CK_ETH_GP2_EN 1
228#define CK_ETH_GP1_EN 2
229#define CK_ETH_WOCPU0_EN 3
230#define CLK_ETH_NR_CLK 4
231
232#endif /* _DT_BINDINGS_CLK_MT7981_H */