blob: 9a96de2717862e5b81101e22359279cd2f167f09 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Shaohui Xie126fe702016-09-07 17:56:14 +08002/*
3 * Copyright 2016 Freescale Semiconductor, Inc.
Shaohui Xie126fe702016-09-07 17:56:14 +08004 */
5
6#include <common.h>
7#include <fsl_ddr_sdram.h>
8#include <fsl_ddr_dimm_params.h>
9#ifdef CONFIG_FSL_DEEP_SLEEP
10#include <fsl_sleep.h>
11#endif
Simon Glassf7ae49f2020-05-10 11:40:05 -060012#include <log.h>
Simon Glass6e2941d2017-05-17 08:23:06 -060013#include <asm/arch/clock.h>
Simon Glass401d1c42020-10-30 21:38:53 -060014#include <asm/global_data.h>
Shaohui Xie126fe702016-09-07 17:56:14 +080015#include "ddr.h"
16
17DECLARE_GLOBAL_DATA_PTR;
18
19void fsl_ddr_board_options(memctl_options_t *popts,
20 dimm_params_t *pdimm,
21 unsigned int ctrl_num)
22{
23 const struct board_specific_parameters *pbsp, *pbsp_highest = NULL;
24 ulong ddr_freq;
25
26 if (ctrl_num > 3) {
27 printf("Not supported controller number %d\n", ctrl_num);
28 return;
29 }
30 if (!pdimm->n_ranks)
31 return;
32
33 pbsp = udimms[0];
34
35 /* Get clk_adjust, wrlvl_start, wrlvl_ctl, according to the board ddr
36 * freqency and n_banks specified in board_specific_parameters table.
37 */
38 ddr_freq = get_ddr_freq(0) / 1000000;
39 while (pbsp->datarate_mhz_high) {
40 if (pbsp->n_ranks == pdimm->n_ranks) {
41 if (ddr_freq <= pbsp->datarate_mhz_high) {
42 popts->clk_adjust = pbsp->clk_adjust;
43 popts->wrlvl_start = pbsp->wrlvl_start;
44 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
45 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
46 goto found;
47 }
48 pbsp_highest = pbsp;
49 }
50 pbsp++;
51 }
52
53 if (pbsp_highest) {
54 printf("Error: board specific timing not found for %lu MT/s\n",
55 ddr_freq);
56 printf("Trying to use the highest speed (%u) parameters\n",
57 pbsp_highest->datarate_mhz_high);
58 popts->clk_adjust = pbsp_highest->clk_adjust;
59 popts->wrlvl_start = pbsp_highest->wrlvl_start;
60 popts->wrlvl_ctl_2 = pbsp->wrlvl_ctl_2;
61 popts->wrlvl_ctl_3 = pbsp->wrlvl_ctl_3;
62 } else {
63 panic("DIMM is not supported by this board");
64 }
65found:
66 debug("Found timing match: n_ranks %d, data rate %d, rank_gb %d\n",
67 pbsp->n_ranks, pbsp->datarate_mhz_high, pbsp->rank_gb);
68
69 popts->data_bus_width = 0; /* 64b data bus */
70 popts->otf_burst_chop_en = 0;
71 popts->burst_length = DDR_BL8;
72 popts->bstopre = 0; /* enable auto precharge */
73
74 popts->half_strength_driver_enable = 0;
75 /*
76 * Write leveling override
77 */
78 popts->wrlvl_override = 1;
79 popts->wrlvl_sample = 0xf;
80
81 /*
82 * Rtt and Rtt_WR override
83 */
84 popts->rtt_override = 0;
85
86 /* Enable ZQ calibration */
87 popts->zq_en = 1;
88
89 popts->ddr_cdr1 = DDR_CDR1_DHC_EN | DDR_CDR1_ODT(DDR_CDR_ODT_80ohm);
90 popts->ddr_cdr2 = DDR_CDR2_ODT(DDR_CDR_ODT_80ohm) |
91 DDR_CDR2_VREF_TRAIN_EN | DDR_CDR2_VREF_RANGE_2;
Shengzhou Liu90101382016-11-15 17:15:21 +080092
93 /* optimize cpo for erratum A-009942 */
94 popts->cpo_sample = 0x70;
Shaohui Xie126fe702016-09-07 17:56:14 +080095}
96
Rajesh Bhagat50e2d412018-11-05 18:02:40 +000097#ifdef CONFIG_TFABOOT
98int fsl_initdram(void)
99{
100 gd->ram_size = tfa_get_dram_size();
101 if (!gd->ram_size)
102 gd->ram_size = fsl_ddr_sdram_size();
103
104 return 0;
105}
106#else
Simon Glass3eace372017-04-06 12:47:04 -0600107int fsl_initdram(void)
Shaohui Xie126fe702016-09-07 17:56:14 +0800108{
109 phys_size_t dram_size;
110
111#if defined(CONFIG_SPL) && !defined(CONFIG_SPL_BUILD)
York Sunfedebf02017-04-20 16:04:23 -0700112 gd->ram_size = fsl_ddr_sdram_size();
113
114 return 0;
Shaohui Xie126fe702016-09-07 17:56:14 +0800115#else
116 puts("Initializing DDR....using SPD\n");
117
118 dram_size = fsl_ddr_sdram();
119#endif
120
121#ifdef CONFIG_FSL_DEEP_SLEEP
122 fsl_dp_ddr_restore();
123#endif
124
125 erratum_a008850_post();
126
Simon Glass088454c2017-03-31 08:40:25 -0600127 gd->ram_size = dram_size;
128
129 return 0;
Shaohui Xie126fe702016-09-07 17:56:14 +0800130}
Rajesh Bhagat50e2d412018-11-05 18:02:40 +0000131#endif