blob: 7eeec6c485aea602efef7e8d997acac3ea62be61 [file] [log] [blame]
Peng Fan9b15ce92019-08-27 06:26:08 +00001// SPDX-License-Identifier: GPL-2.0+
2/*
Gaurav Jain2cddfcb2022-03-24 11:50:27 +05303 * Copyright 2019, 2021 NXP
Peng Fan9b15ce92019-08-27 06:26:08 +00004 */
5
6#include <common.h>
Simon Glass09140112020-05-10 11:40:03 -06007#include <command.h>
Simon Glass9a3b4ce2019-12-28 10:45:01 -07008#include <cpu_func.h>
Simon Glassdb41d652019-12-28 10:45:07 -07009#include <hang.h>
Simon Glass4d72caa2020-05-10 11:40:01 -060010#include <image.h>
Simon Glass691d7192020-05-10 11:40:02 -060011#include <init.h>
Simon Glassf7ae49f2020-05-10 11:40:05 -060012#include <log.h>
Peng Fan9b15ce92019-08-27 06:26:08 +000013#include <spl.h>
Simon Glass401d1c42020-10-30 21:38:53 -060014#include <asm/global_data.h>
Peng Fan9b15ce92019-08-27 06:26:08 +000015#include <asm/io.h>
16#include <asm/mach-imx/iomux-v3.h>
17#include <asm/arch/clock.h>
18#include <asm/arch/imx8mm_pins.h>
19#include <asm/arch/sys_proto.h>
20#include <asm/mach-imx/boot_mode.h>
21#include <asm/arch/ddr.h>
22
23#include <dm/uclass.h>
24#include <dm/device.h>
25#include <dm/uclass-internal.h>
26#include <dm/device-internal.h>
27
Peng Fan8c61eba2019-10-16 10:24:42 +000028#include <power/pmic.h>
Ye Li48ddafd2021-03-19 15:56:55 +080029#include <power/pca9450.h>
Peng Fan8c61eba2019-10-16 10:24:42 +000030
Peng Fan9b15ce92019-08-27 06:26:08 +000031DECLARE_GLOBAL_DATA_PTR;
32
33int spl_board_boot_device(enum boot_device boot_dev_spl)
34{
35 switch (boot_dev_spl) {
36 case SD2_BOOT:
37 case MMC2_BOOT:
38 return BOOT_DEVICE_MMC1;
39 case SD3_BOOT:
40 case MMC3_BOOT:
41 return BOOT_DEVICE_MMC2;
42 default:
43 return BOOT_DEVICE_NONE;
44 }
45}
46
Alifer Moraes62cdfdc2020-01-14 15:55:00 -030047static void spl_dram_init(void)
Peng Fan9b15ce92019-08-27 06:26:08 +000048{
49 ddr_init(&dram_timing);
50}
51
52void spl_board_init(void)
53{
Gaurav Jain2cddfcb2022-03-24 11:50:27 +053054 if (IS_ENABLED(CONFIG_FSL_CAAM)) {
55 struct udevice *dev;
56 int ret;
57
58 ret = uclass_get_device_by_driver(UCLASS_MISC, DM_DRIVER_GET(caam_jr), &dev);
59 if (ret)
60 printf("Failed to initialize %s: %d\n", dev->name, ret);
61 }
Peng Fan9b15ce92019-08-27 06:26:08 +000062 puts("Normal Boot\n");
Peng Fan9b15ce92019-08-27 06:26:08 +000063}
64
65#ifdef CONFIG_SPL_LOAD_FIT
66int board_fit_config_name_match(const char *name)
67{
68 /* Just empty function now - can't decide what to choose */
69 debug("%s: %s\n", __func__, name);
70
71 return 0;
72}
73#endif
74
Peng Fan9b15ce92019-08-27 06:26:08 +000075#define WDOG_PAD_CTRL (PAD_CTL_DSE6 | PAD_CTL_ODE | PAD_CTL_PUE | PAD_CTL_PE)
76
Peng Fan9b15ce92019-08-27 06:26:08 +000077static iomux_v3_cfg_t const wdog_pads[] = {
78 IMX8MM_PAD_GPIO1_IO02_WDOG1_WDOG_B | MUX_PAD_CTRL(WDOG_PAD_CTRL),
79};
80
81int board_early_init_f(void)
82{
83 struct wdog_regs *wdog = (struct wdog_regs *)WDOG1_BASE_ADDR;
84
85 imx_iomux_v3_setup_multiple_pads(wdog_pads, ARRAY_SIZE(wdog_pads));
86
87 set_wdog_reset(wdog);
88
Peng Fan9b15ce92019-08-27 06:26:08 +000089 return 0;
90}
91
Alifer Moraes62cdfdc2020-01-14 15:55:00 -030092static int power_init_board(void)
Peng Fan8c61eba2019-10-16 10:24:42 +000093{
94 struct udevice *dev;
95 int ret;
96
Ye Li48ddafd2021-03-19 15:56:55 +080097 ret = pmic_get("pca9450@25", &dev);
Peng Fan8c61eba2019-10-16 10:24:42 +000098 if (ret == -ENODEV) {
99 puts("No pmic\n");
100 return 0;
101 }
102 if (ret != 0)
103 return ret;
104
Ye Li48ddafd2021-03-19 15:56:55 +0800105 /* BUCKxOUT_DVS0/1 control BUCK123 output */
106 pmic_reg_write(dev, PCA9450_BUCK123_DVS, 0x29);
Peng Fan8c61eba2019-10-16 10:24:42 +0000107
Ye Li48ddafd2021-03-19 15:56:55 +0800108 /* Buck 1 DVS control through PMIC_STBY_REQ */
109 pmic_reg_write(dev, PCA9450_BUCK1CTRL, 0x59);
Peng Fan8c61eba2019-10-16 10:24:42 +0000110
Ye Li48ddafd2021-03-19 15:56:55 +0800111 /* Set DVS1 to 0.8v for suspend */
112 pmic_reg_write(dev, PCA9450_BUCK1OUT_DVS1, 0x10);
Peng Fan8c61eba2019-10-16 10:24:42 +0000113
Ye Li48ddafd2021-03-19 15:56:55 +0800114 /* increase VDD_DRAM to 0.95v for 3Ghz DDR */
115 pmic_reg_write(dev, PCA9450_BUCK3OUT_DVS0, 0x1C);
Peng Fan8c61eba2019-10-16 10:24:42 +0000116
Ye Li48ddafd2021-03-19 15:56:55 +0800117 /* VDD_DRAM needs off in suspend, set B1_ENMODE=10 (ON by PMIC_ON_REQ = H && PMIC_STBY_REQ = L) */
118 pmic_reg_write(dev, PCA9450_BUCK3CTRL, 0x4a);
Peng Fan8c61eba2019-10-16 10:24:42 +0000119
Ye Li48ddafd2021-03-19 15:56:55 +0800120 /* set VDD_SNVS_0V8 from default 0.85V */
121 pmic_reg_write(dev, PCA9450_LDO2CTRL, 0xC0);
122
123 /* set WDOG_B_CFG to cold reset */
124 pmic_reg_write(dev, PCA9450_RESET_CTRL, 0xA1);
Peng Fan8c61eba2019-10-16 10:24:42 +0000125
126 return 0;
127}
128
Peng Fan9b15ce92019-08-27 06:26:08 +0000129void board_init_f(ulong dummy)
130{
Peng Fan1a997102019-10-16 10:24:39 +0000131 struct udevice *dev;
Peng Fan9b15ce92019-08-27 06:26:08 +0000132 int ret;
133
134 arch_cpu_init();
135
136 init_uart_clk(1);
137
138 board_early_init_f();
139
140 timer_init();
141
Peng Fan9b15ce92019-08-27 06:26:08 +0000142 /* Clear the BSS. */
143 memset(__bss_start, 0, __bss_end - __bss_start);
144
Peng Fan1a997102019-10-16 10:24:39 +0000145 ret = spl_early_init();
Peng Fan9b15ce92019-08-27 06:26:08 +0000146 if (ret) {
Peng Fan1a997102019-10-16 10:24:39 +0000147 debug("spl_early_init() failed: %d\n", ret);
148 hang();
149 }
150
151 ret = uclass_get_device_by_name(UCLASS_CLK,
152 "clock-controller@30380000",
153 &dev);
154 if (ret < 0) {
155 printf("Failed to find clock node. Check device tree\n");
Peng Fan9b15ce92019-08-27 06:26:08 +0000156 hang();
157 }
158
Peng Fanbf6e0b92022-04-15 12:35:34 +0800159 preloader_console_init();
160
Peng Fan9b15ce92019-08-27 06:26:08 +0000161 enable_tzc380();
162
Peng Fan8c61eba2019-10-16 10:24:42 +0000163 power_init_board();
164
Peng Fan9b15ce92019-08-27 06:26:08 +0000165 /* DDR initialization */
166 spl_dram_init();
167
168 board_init_r(NULL, 0);
169}