blob: 49213dc67ade3c71ee6c46724b87706fdc89d7dc [file] [log] [blame]
Wolfgang Denkeece1592005-08-10 11:03:05 +02001/*
2 * (C) Copyright 2003-2005
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
4 *
5 * (C) Copyright 2004-2005
6 * Martin Krause, TQ-Systems GmbH, martin.krause@tqs.de
7 *
8 * See file CREDITS for list of people who contributed to this
9 * project.
10 *
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
15 *
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
20 *
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * MA 02111-1307 USA
25 */
26
27#ifndef __CONFIG_H
28#define __CONFIG_H
29
30/*
31 * High Level Configuration Options
32 * (easy to change)
33 */
34
35#define CONFIG_MPC5xxx 1 /* This is an MPC5xxx CPU */
36#define CONFIG_MPC5200 1 /* (more precisely an MPC5200 CPU) */
37#define CONFIG_TQM5200 1 /* ... on TQM5200 module */
38#undef CONFIG_TQM5200_REV100 /* define for revision 100 modules */
39#define CONFIG_STK52XX 1 /* ... on a STK52XX base board */
40#define CONFIG_STK52XX_REV100 1 /* define for revision 100 baseboards */
41
42#define CFG_MPC5XXX_CLKIN 33000000 /* ... running at 33.000000MHz */
43
44#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
45#define BOOTFLAG_WARM 0x02 /* Software reboot */
46
Wolfgang Denkeece1592005-08-10 11:03:05 +020047/*
48 * Serial console configuration
49 */
50#define CONFIG_PSC_CONSOLE 6 /* console is on PSC6 */
51#define CONFIG_BAUDRATE 115200 /* ... at 115200 bps */
52#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
53
54#ifdef CONFIG_STK52XX
55#undef CONFIG_PS2KBD /* AT-PS/2 Keyboard */
56#define CONFIG_PS2MULT /* .. on PS/2 Multiplexer */
57#define CONFIG_PS2SERIAL 6 /* .. on PSC6 */
58#define CONFIG_PS2MULT_DELAY (CFG_HZ/2) /* Initial delay */
59#define CONFIG_BOARD_EARLY_INIT_R
60#endif /* CONFIG_STK52XX */
61
62/*
63 * PCI Mapping:
64 * 0x40000000 - 0x4fffffff - PCI Memory
65 * 0x50000000 - 0x50ffffff - PCI IO Space
66 */
67#ifdef CONFIG_STK52XX
68#define CONFIG_PCI 1
69#define CONFIG_PCI_PNP 1
70/* #define CONFIG_PCI_SCAN_SHOW 1 */
71
72#define CONFIG_PCI_MEM_BUS 0x40000000
73#define CONFIG_PCI_MEM_PHYS CONFIG_PCI_MEM_BUS
74#define CONFIG_PCI_MEM_SIZE 0x10000000
75
76#define CONFIG_PCI_IO_BUS 0x50000000
77#define CONFIG_PCI_IO_PHYS CONFIG_PCI_IO_BUS
78#define CONFIG_PCI_IO_SIZE 0x01000000
79
80#define CONFIG_NET_MULTI 1
81#define CONFIG_EEPRO100 1
82#define CFG_RX_ETH_BUFFER 8 /* use 8 rx buffer on eepro100 */
83#define CONFIG_NS8382X 1
84#endif /* CONFIG_STK52XX */
85
Wolfgang Denkeece1592005-08-10 11:03:05 +020086/*
87 * Video console
88 */
89#if 1
90#define CONFIG_VIDEO
91#define CONFIG_VIDEO_SM501
92#define CONFIG_VIDEO_SM501_32BPP
93#define CONFIG_CFB_CONSOLE
94#define CONFIG_VIDEO_LOGO
95#define CONFIG_VGA_AS_SINGLE_DEVICE
96#define CONFIG_CONSOLE_EXTRA_INFO
97#define CONFIG_VIDEO_SW_CURSOR
98#define CONFIG_SPLASH_SCREEN
99#define CFG_CONSOLE_IS_IN_ENV
100#endif
101
Wolfgang Denkeece1592005-08-10 11:03:05 +0200102/* Partitions */
103#define CONFIG_MAC_PARTITION
104#define CONFIG_DOS_PARTITION
105#define CONFIG_ISO_PARTITION
106
107/* USB */
108#ifdef CONFIG_STK52XX
109#define CONFIG_USB_OHCI
Wolfgang Denkeece1592005-08-10 11:03:05 +0200110#define CONFIG_USB_STORAGE
Wolfgang Denkeece1592005-08-10 11:03:05 +0200111#endif
112
113/* POST support */
114#define CONFIG_POST (CFG_POST_MEMORY | \
115 CFG_POST_CPU | \
116 CFG_POST_I2C)
117
118#ifdef CONFIG_POST
Wolfgang Denkeece1592005-08-10 11:03:05 +0200119/* preserve space for the post_word at end of on-chip SRAM */
120#define MPC5XXX_SRAM_POST_SIZE MPC5XXX_SRAM_SIZE-4
Wolfgang Denkeece1592005-08-10 11:03:05 +0200121#endif
122
Wolfgang Denkeece1592005-08-10 11:03:05 +0200123
124/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500125 * BOOTP options
126 */
127#define CONFIG_BOOTP_BOOTFILESIZE
128#define CONFIG_BOOTP_BOOTPATH
129#define CONFIG_BOOTP_GATEWAY
130#define CONFIG_BOOTP_HOSTNAME
131
132
133/*
Jon Loeliger46da1e92007-07-04 22:33:30 -0500134 * Command line configuration.
Wolfgang Denkeece1592005-08-10 11:03:05 +0200135 */
Jon Loeliger46da1e92007-07-04 22:33:30 -0500136#include <config_cmd_default.h>
Wolfgang Denkeece1592005-08-10 11:03:05 +0200137
Jon Loeligeraf075ee2007-07-08 17:02:01 -0500138#define CONFIG_CMD_ASKENV
139#define CONFIG_CMD_DATE
140#define CONFIG_CMD_DHCP
141#define CONFIG_CMD_ECHO
142#define CONFIG_CMD_EEPROM
143#define CONFIG_CMD_I2C
144#define CONFIG_CMD_MII
145#define CONFIG_CMD_NFS
146#define CONFIG_CMD_PING
147#define CONFIG_CMD_REGINFO
148#define CONFIG_CMD_SNTP
149
Jon Loeliger46da1e92007-07-04 22:33:30 -0500150#if defined(CONFIG_MINIFAP) || defined(CONFIG_STK52XX)
151 #define CONFIG_CMD_IDE
152 #define CONFIG_CMD_FAT
153 #define CONFIG_CMD_EXT2
154#endif
155
156#ifdef CONFIG_STK52XX
157 #define CONFIG_CMD_USB
158 #define CONFIG_CMD_FAT
159#endif
160
161#ifdef CONFIG_VIDEO
162 #define CONFIG_CMD_BMP
163#endif
164
165#ifdef CONFIG_PCI
166 #define CONFIG_CMD_PCI
TsiChung Liewf33fca22008-03-30 01:19:06 -0500167 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
Jon Loeliger46da1e92007-07-04 22:33:30 -0500168#endif
169
Jon Loeligeraf075ee2007-07-08 17:02:01 -0500170#ifdef CONFIG_POST
171#define CONFIG_CMD_DIAG
172#endif
Jon Loeliger46da1e92007-07-04 22:33:30 -0500173
Wolfgang Denkeece1592005-08-10 11:03:05 +0200174
175#define CONFIG_TIMESTAMP /* display image timestamps */
176
177#if (TEXT_BASE == 0xFC000000) /* Boot low */
178# define CFG_LOWBOOT 1
179#endif
180
181/*
182 * Autobooting
183 */
184#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
185
186#define CONFIG_PREBOOT "echo;" \
Wolfgang Denk32bf3d12008-03-03 12:16:44 +0100187 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
Wolfgang Denkeece1592005-08-10 11:03:05 +0200188 "echo"
189
190#undef CONFIG_BOOTARGS
191
Wolfgang Denkeece1592005-08-10 11:03:05 +0200192#define CONFIG_EXTRA_ENV_SETTINGS \
193 "netdev=eth0\0" \
194 "rootpath=/opt/eldk/ppc_6xx\0" \
195 "ramargs=setenv bootargs root=/dev/ram rw\0" \
196 "nfsargs=setenv bootargs root=/dev/nfs rw " \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100197 "nfsroot=${serverip}:${rootpath}\0" \
198 "addip=setenv bootargs ${bootargs} " \
199 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
200 ":${hostname}:${netdev}:off panic=1\0" \
Wolfgang Denkeece1592005-08-10 11:03:05 +0200201 "flash_self=run ramargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100202 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
Wolfgang Denkeece1592005-08-10 11:03:05 +0200203 "flash_nfs=run nfsargs addip;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100204 "bootm ${kernel_addr}\0" \
205 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip;bootm\0" \
Wolfgang Denkeece1592005-08-10 11:03:05 +0200206 "bootfile=/tftpboot/tqm5200/uImage\0" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100207 "load=tftp 200000 ${u-boot}\0" \
Wolfgang Denkcd65a3d2006-06-16 16:11:34 +0200208 "u-boot=/tftpboot/tqm5200/u-boot.bin\0" \
Wolfgang Denkeece1592005-08-10 11:03:05 +0200209 "update=protect off FC000000 FC05FFFF;" \
210 "erase FC000000 FC05FFFF;" \
Wolfgang Denkfe126d82005-11-20 21:40:11 +0100211 "cp.b 200000 FC000000 ${filesize};" \
Wolfgang Denkeece1592005-08-10 11:03:05 +0200212 "protect on FC000000 FC05FFFF\0" \
213 ""
214
215#define CONFIG_BOOTCOMMAND "run net_nfs"
216
217/*
218 * IPB Bus clocking configuration.
219 */
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200220#define CFG_IPBCLK_EQUALS_XLBCLK /* define for 133MHz speed */
Wolfgang Denkeece1592005-08-10 11:03:05 +0200221
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200222#if defined(CFG_IPBCLK_EQUALS_XLBCLK)
Wolfgang Denkeece1592005-08-10 11:03:05 +0200223/*
224 * PCI Bus clocking configuration
225 *
226 * Actually a PCI Clock of 66 MHz is only set (in cpu_init.c) if
Wolfgang Denk725671c2007-06-06 16:26:56 +0200227 * CFG_IPBCLK_EQUALS_XLBCLK is defined. This is because a PCI Clock
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200228 * of 66 MHz yet hasn't been tested with a IPB Bus Clock of 66 MHz.
Wolfgang Denkeece1592005-08-10 11:03:05 +0200229 */
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200230#define CFG_PCICLK_EQUALS_IPBCLK_DIV2 /* define for 66MHz speed */
Wolfgang Denkeece1592005-08-10 11:03:05 +0200231#endif
232
233/*
234 * I2C configuration
235 */
236#define CONFIG_HARD_I2C 1 /* I2C with hardware support */
237#ifdef CONFIG_TQM5200_REV100
238#define CFG_I2C_MODULE 1 /* Select I2C module #1 for rev. 100 board */
239#else
240#define CFG_I2C_MODULE 2 /* Select I2C module #2 for all other revs */
241#endif
242
243/*
244 * I2C clock frequency
245 *
246 * Please notice, that the resulting clock frequency could differ from the
247 * configured value. This is because the I2C clock is derived from system
248 * clock over a frequency divider with only a few divider values. U-boot
249 * calculates the best approximation for CFG_I2C_SPEED. However the calculated
250 * approximation allways lies below the configured value, never above.
251 */
252#define CFG_I2C_SPEED 100000 /* 100 kHz */
253#define CFG_I2C_SLAVE 0x7F
254
255/*
256 * EEPROM configuration for onboard EEPROM M24C32 (M24C64 should work
257 * also). For other EEPROMs configuration should be verified. On Mini-FAP the
258 * EEPROM (24C64) is on the same I2C address (but on other I2C bus), so the
259 * same configuration could be used.
260 */
261#define CFG_I2C_EEPROM_ADDR 0x50 /* 1010000x */
262#define CFG_I2C_EEPROM_ADDR_LEN 2
263#define CFG_EEPROM_PAGE_WRITE_BITS 5 /* =32 Bytes per write */
264#define CFG_EEPROM_PAGE_WRITE_DELAY_MS 20
265
266/*
267 * HW-Monitor configuration on Mini-FAP
268 */
269#if defined (CONFIG_MINIFAP)
270#define CFG_I2C_HWMON_ADDR 0x2C
271#endif
272
273/* List of I2C addresses to be verified by POST */
Wolfgang Denkeece1592005-08-10 11:03:05 +0200274#if defined (CONFIG_MINIFAP)
275#undef I2C_ADDR_LIST
276#define I2C_ADDR_LIST { CFG_I2C_EEPROM_ADDR, \
277 CFG_I2C_HWMON_ADDR, \
278 CFG_I2C_SLAVE }
279#endif
280
281/*
282 * Flash configuration
283 */
284#define CFG_FLASH_BASE TEXT_BASE /* 0xFC000000 */
285
286/* use CFI flash driver if no module variant is spezified */
287#define CFG_FLASH_CFI 1 /* Flash is CFI conformant */
288#define CFG_FLASH_CFI_DRIVER 1 /* Use the common driver */
289#define CFG_FLASH_BANKS_LIST { CFG_BOOTCS_START }
290#define CFG_FLASH_EMPTY_INFO
291#define CFG_FLASH_SIZE 0x04000000 /* 64 MByte */
292#define CFG_MAX_FLASH_SECT 512 /* max num of sects on one chip */
293#undef CFG_FLASH_USE_BUFFER_WRITE /* not supported yet for AMD */
294
295#if !defined(CFG_LOWBOOT)
296#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00760000 + 0x00800000)
297#else /* CFG_LOWBOOT */
298#define CFG_ENV_ADDR (CFG_FLASH_BASE + 0x00060000)
299#endif /* CFG_LOWBOOT */
300#define CFG_MAX_FLASH_BANKS 1 /* max num of flash banks
301 (= chip selects) */
302#define CFG_FLASH_ERASE_TOUT 240000 /* Flash Erase Timeout (in ms) */
303#define CFG_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (in ms) */
304
305
306/*
307 * Environment settings
308 */
309#define CFG_ENV_IS_IN_FLASH 1
310#define CFG_ENV_SIZE 0x10000
311#define CFG_ENV_SECT_SIZE 0x20000
312#define CFG_ENV_ADDR_REDUND (CFG_ENV_ADDR + CFG_ENV_SECT_SIZE)
313#define CFG_ENV_SIZE_REDUND (CFG_ENV_SIZE)
314
315/*
316 * Memory map
317 */
318#define CFG_MBAR 0xF0000000
319#define CFG_SDRAM_BASE 0x00000000
320#define CFG_DEFAULT_MBAR 0x80000000
321
322/* Use ON-Chip SRAM until RAM will be available */
323#define CFG_INIT_RAM_ADDR MPC5XXX_SRAM
324#ifdef CONFIG_POST
325/* preserve space for the post_word at end of on-chip SRAM */
326#define CFG_INIT_RAM_END MPC5XXX_SRAM_POST_SIZE
327#else
328#define CFG_INIT_RAM_END MPC5XXX_SRAM_SIZE
329#endif
330
331
332#define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
333#define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
334#define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
335
336#define CFG_MONITOR_BASE TEXT_BASE
337#if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
338# define CFG_RAMBOOT 1
339#endif
340
341#define CFG_MONITOR_LEN (384 << 10) /* Reserve 384 kB for Monitor */
342#define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
343#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
344
345/*
346 * Ethernet configuration
347 */
348#define CONFIG_MPC5xxx_FEC 1
349/*
350 * Define CONFIG_FEC_10MBIT to force FEC at 10Mb
351 */
352/* #define CONFIG_FEC_10MBIT 1 */
353#define CONFIG_PHY_ADDR 0x00
354
355/*
356 * GPIO configuration
357 *
358 * use pin gpio_wkup_6 as second SDRAM chip select (mem_cs1):
359 * Bit 0 (mask: 0x80000000): 1
360 * use ALT CAN position: Bits 2-3 (mask: 0x30000000):
361 * 00 -> No Alternatives, CAN1/2 on PSC2 according to PSC2 setting.
362 * 01 -> CAN1 on I2C1, CAN2 on Tmr0/1.
363 * Use for REV200 STK52XX boards. Do not use with REV100 modules
364 * (because, there I2C1 is used as I2C bus)
365 * use PSC1 as UART: Bits 28-31 (mask: 0x00000007): 0100
366 * use PSC2 as CAN: Bits 25:27 (mask: 0x00000030)
367 * 000 -> All PSC2 pins are GIOPs
368 * 001 -> CAN1/2 on PSC2 pins
369 * Use for REV100 STK52xx boards
370 * use PSC6:
371 * on STK52xx:
372 * use as UART. Pins PSC6_0 to PSC6_3 are used.
373 * Bits 9:11 (mask: 0x00700000):
374 * 101 -> PSC6 : Extended POST test is not available
375 * on MINI-FAP and TQM5200_IB:
376 * use PSC6_0 to PSC6_3 as GPIO: Bits 9:11 (mask: 0x00700000):
377 * 000 -> PSC6 could not be used as UART, CODEC or IrDA
378 * GPIO on PSC6_3 is used in post_hotkeys_pressed() to enable extended POST
379 * tests.
380 */
381#if defined (CONFIG_MINIFAP)
382# define CFG_GPS_PORT_CONFIG 0x91000004
383#elif defined (CONFIG_STK52XX)
384# if defined (CONFIG_STK52XX_REV100)
385# define CFG_GPS_PORT_CONFIG 0x81500014
386# else /* STK52xx REV200 and above */
387# if defined (CONFIG_TQM5200_REV100)
388# error TQM5200 REV100 not supported on STK52XX REV200 or above
389# else/* TQM5200 REV200 and above */
390# define CFG_GPS_PORT_CONFIG 0x91500004
391# endif
392# endif
393#else /* TMQ5200 Inbetriebnahme-Board */
394# define CFG_GPS_PORT_CONFIG 0x81000004
395#endif
396
397/*
398 * RTC configuration
399 */
400#define CONFIG_RTC_MPC5200 1 /* use internal MPC5200 RTC */
401
402/*
403 * Miscellaneous configurable options
404 */
405#define CFG_LONGHELP /* undef to save memory */
406#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeliger46da1e92007-07-04 22:33:30 -0500407#if defined(CONFIG_CMD_KGDB)
Wolfgang Denkeece1592005-08-10 11:03:05 +0200408#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
409#else
410#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
411#endif
412#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
413#define CFG_MAXARGS 16 /* max number of command args */
414#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
415
416/* Enable an alternate, more extensive memory test */
417#define CFG_ALT_MEMTEST
418
419#define CFG_MEMTEST_START 0x00100000 /* memtest works on */
420#define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
421
422#define CFG_LOAD_ADDR 0x100000 /* default load address */
423
424#define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
425
Jon Loeliger46da1e92007-07-04 22:33:30 -0500426#define CFG_CACHELINE_SIZE 32 /* For MPC5xxx CPUs */
427#if defined(CONFIG_CMD_KGDB)
428# define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
429#endif
430
Wolfgang Denkeece1592005-08-10 11:03:05 +0200431/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500432 * Enable loopw command.
Wolfgang Denkeece1592005-08-10 11:03:05 +0200433 */
434#define CONFIG_LOOPW
435
436/*
437 * Various low-level settings
438 */
439#if defined(CONFIG_MPC5200)
440#define CFG_HID0_INIT HID0_ICE | HID0_ICFI
441#define CFG_HID0_FINAL HID0_ICE
442#else
443#define CFG_HID0_INIT 0
444#define CFG_HID0_FINAL 0
445#endif
446
447#define CFG_BOOTCS_START CFG_FLASH_BASE
448#define CFG_BOOTCS_SIZE CFG_FLASH_SIZE
Bartlomiej Siekac99512d2007-05-27 16:53:43 +0200449#ifdef CFG_PCICLK_EQUALS_IPBCLK_DIV2
Wolfgang Denkeece1592005-08-10 11:03:05 +0200450#define CFG_BOOTCS_CFG 0x0008DF30 /* for pci_clk = 66 MHz */
451#else
452#define CFG_BOOTCS_CFG 0x0004DF30 /* for pci_clk = 33 MHz */
453#endif
454#define CFG_CS0_START CFG_FLASH_BASE
455#define CFG_CS0_SIZE CFG_FLASH_SIZE
456
Wolfgang Denkeece1592005-08-10 11:03:05 +0200457#define CONFIG_LAST_STAGE_INIT
Wolfgang Denkeece1592005-08-10 11:03:05 +0200458
459/*
460 * SRAM - Do not map below 2 GB in address space, because this area is used
461 * for SDRAM autosizing.
462 */
Wolfgang Denkeece1592005-08-10 11:03:05 +0200463#define CFG_CS2_START 0xE5000000
Wolfgang Denkeece1592005-08-10 11:03:05 +0200464#define CFG_CS2_SIZE 0x100000 /* 1 MByte */
Wolfgang Denkeece1592005-08-10 11:03:05 +0200465#define CFG_CS2_CFG 0x0004D930
Wolfgang Denkeece1592005-08-10 11:03:05 +0200466
467/*
468 * Grafic controller - Do not map below 2 GB in address space, because this
469 * area is used for SDRAM autosizing.
470 */
Wolfgang Denkeece1592005-08-10 11:03:05 +0200471#define SM501_FB_BASE 0xE0000000
472#define CFG_CS1_START (SM501_FB_BASE)
473#define CFG_CS1_SIZE 0x4000000 /* 64 MByte */
474#define CFG_CS1_CFG 0x8F48FF70
475#define SM501_MMIO_BASE CFG_CS1_START + 0x03E00000
Wolfgang Denkeece1592005-08-10 11:03:05 +0200476
477#define CFG_CS_BURST 0x00000000
478#define CFG_CS_DEADCYCLE 0x33333311 /* 1 dead cycle for flash and SM501 */
479
480#define CFG_RESET_ADDRESS 0xff000000
481
482/*-----------------------------------------------------------------------
483 * USB stuff
484 *-----------------------------------------------------------------------
485 */
486#define CONFIG_USB_CLOCK 0x0001BBBB
487#define CONFIG_USB_CONFIG 0x00001000
488
489/*-----------------------------------------------------------------------
490 * IDE/ATA stuff Supports IDE harddisk
491 *-----------------------------------------------------------------------
492 */
493
494#undef CONFIG_IDE_8xx_PCCARD /* Use IDE with PC Card Adapter */
495
496#undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
497#undef CONFIG_IDE_LED /* LED for ide not supported */
498
499#define CONFIG_IDE_RESET /* reset for ide supported */
500#define CONFIG_IDE_PREINIT
501
502#define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
503#define CFG_IDE_MAXDEVICE 2 /* max. 2 drives per IDE bus */
504
505#define CFG_ATA_IDE0_OFFSET 0x0000
506
507#define CFG_ATA_BASE_ADDR MPC5XXX_ATA
508
509/* Offset for data I/O */
510#define CFG_ATA_DATA_OFFSET (0x0060)
511
512/* Offset for normal register accesses */
513#define CFG_ATA_REG_OFFSET (CFG_ATA_DATA_OFFSET)
514
515/* Offset for alternate registers */
516#define CFG_ATA_ALT_OFFSET (0x005C)
517
518/* Interval between registers */
519#define CFG_ATA_STRIDE 4
520
521#endif /* __CONFIG_H */