blob: 14817b165cfa72e24f1876f78af4cd458a7280e9 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Stefan Roeseb20c38a2016-01-20 08:13:29 +01002/*
3 * Copyright (C) 2015-2016 Stefan Roese <sr@denx.de>
Stefan Roeseb20c38a2016-01-20 08:13:29 +01004 */
5
6#ifndef _CONFIG_THEADORABLE_H
7#define _CONFIG_THEADORABLE_H
8
Tom Rini94752f52021-08-21 13:50:14 -04009#include <linux/sizes.h>
10
Stefan Roeseb20c38a2016-01-20 08:13:29 +010011/*
12 * High Level Configuration Options (easy to change)
13 */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010014
15/*
16 * TEXT_BASE needs to be below 16MiB, since this area is scrubbed
17 * for DDR ECC byte filling in the SPL before loading the main
18 * U-Boot into it.
19 */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010020
21/*
Stefan Roeseb20c38a2016-01-20 08:13:29 +010022 * The debugging version enables USB support via defconfig.
23 * This version should also enable all other non-production
24 * interfaces / features.
25 */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010026
27/* I2C */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010028#define CONFIG_I2C_MVTWSI_BASE0 MVEBU_TWSI_BASE
Stefan Roese8ac71da2016-04-08 15:58:29 +020029#define CONFIG_I2C_MVTWSI_BASE1 MVEBU_TWSI1_BASE
Stefan Roeseb20c38a2016-01-20 08:13:29 +010030
31/* USB/EHCI configuration */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010032#define CONFIG_USB_MAX_CONTROLLER_COUNT 3
33
Stefan Roeseb20c38a2016-01-20 08:13:29 +010034/* Environment in SPI NOR flash */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010035
Stefan Roeseb20c38a2016-01-20 08:13:29 +010036#define PHY_ANEG_TIMEOUT 8000 /* PHY needs a longer aneg time */
37
Stefan Roeseb20c38a2016-01-20 08:13:29 +010038/* Keep device tree and initrd in lower memory so the kernel can access them */
39#define CONFIG_EXTRA_ENV_SETTINGS \
40 "fdt_high=0x10000000\0" \
41 "initrd_high=0x10000000\0"
42
43/* SATA support */
Stefan Roeseb20c38a2016-01-20 08:13:29 +010044#define CONFIG_LBA48
Stefan Roeseb20c38a2016-01-20 08:13:29 +010045
Stefan Roeseb20c38a2016-01-20 08:13:29 +010046/* Enable LCD and reserve 512KB from top of memory*/
47#define CONFIG_SYS_MEM_TOP_HIDE 0x80000
48
Stefan Roeseaea02ab2016-02-12 14:24:07 +010049/* FPGA programming support */
Stefan Roeseaea02ab2016-02-12 14:24:07 +010050#define CONFIG_FPGA_STRATIX_V
51
Stefan Roeseb20c38a2016-01-20 08:13:29 +010052/*
Stefan Roese28226b92016-04-07 10:48:14 +020053 * Bootcounter
54 */
Stefan Roese28226b92016-04-07 10:48:14 +020055/* Max size of RAM minus BOOTCOUNT_ADDR is the bootcounter address */
56#define BOOTCOUNT_ADDR 0x1000
57
58/*
Stefan Roeseb20c38a2016-01-20 08:13:29 +010059 * mv-common.h should be defined after CMD configs since it used them
60 * to enable certain macros
61 */
62#include "mv-common.h"
63
64/*
65 * Memory layout while starting into the bin_hdr via the
66 * BootROM:
67 *
68 * 0x4000.4000 - 0x4003.4000 headers space (192KiB)
69 * 0x4000.4030 bin_hdr start address
70 * 0x4003.4000 - 0x4004.7c00 BootROM memory allocations (15KiB)
71 * 0x4007.fffc BootROM stack top
72 *
73 * The address space between 0x4007.fffc and 0x400f.fff is not locked in
74 * L2 cache thus cannot be used.
75 */
76
77/* SPL */
78/* Defines for SPL */
Pali Rohár1dcbcc72022-01-12 18:32:08 +010079#define CONFIG_SPL_MAX_SIZE ((128 << 10) - (CONFIG_SPL_TEXT_BASE - 0x40000000))
Stefan Roeseb20c38a2016-01-20 08:13:29 +010080
81#define CONFIG_SPL_BSS_START_ADDR (0x40000000 + (128 << 10))
82#define CONFIG_SPL_BSS_MAX_SIZE (16 << 10)
83
84#ifdef CONFIG_SPL_BUILD
85#define CONFIG_SYS_MALLOC_SIMPLE
86#endif
87
88#define CONFIG_SPL_STACK (0x40000000 + ((192 - 16) << 10))
89#define CONFIG_SPL_BOOTROM_SAVE (CONFIG_SPL_STACK + 4)
90
Stefan Roeseb20c38a2016-01-20 08:13:29 +010091/* Enable DDR support in SPL (DDR3 training from Marvell bin_hdr) */
Tom Rini94752f52021-08-21 13:50:14 -040092#define CONFIG_SYS_SDRAM_SIZE SZ_2G
Stefan Roeseb20c38a2016-01-20 08:13:29 +010093
94#endif /* _CONFIG_THEADORABLE_H */