blob: 8ec5161ec61fac4ab5edc26b4ddcaa2d177f288e [file] [log] [blame]
Cyril Chemparathy2b629972012-07-24 12:22:16 +00001/*
2 * CPSW Ethernet Switch Driver
3 *
4 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License as
8 * published by the Free Software Foundation version 2.
9 *
10 * This program is distributed "as is" WITHOUT ANY WARRANTY of any
11 * kind, whether express or implied; without even the implied warranty
12 * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
14 */
15
16#include <common.h>
17#include <command.h>
18#include <net.h>
19#include <miiphy.h>
20#include <malloc.h>
21#include <net.h>
22#include <netdev.h>
23#include <cpsw.h>
24#include <asm/errno.h>
25#include <asm/io.h>
26#include <phy.h>
Tom Rini98f92002013-03-14 11:15:25 +000027#include <asm/arch/cpu.h>
Cyril Chemparathy2b629972012-07-24 12:22:16 +000028
29#define BITMASK(bits) (BIT(bits) - 1)
30#define PHY_REG_MASK 0x1f
31#define PHY_ID_MASK 0x1f
32#define NUM_DESCS (PKTBUFSRX * 2)
33#define PKT_MIN 60
34#define PKT_MAX (1500 + 14 + 4 + 4)
35#define CLEAR_BIT 1
36#define GIGABITEN BIT(7)
37#define FULLDUPLEXEN BIT(0)
38#define MIIEN BIT(15)
39
40/* DMA Registers */
41#define CPDMA_TXCONTROL 0x004
42#define CPDMA_RXCONTROL 0x014
43#define CPDMA_SOFTRESET 0x01c
44#define CPDMA_RXFREE 0x0e0
45#define CPDMA_TXHDP_VER1 0x100
46#define CPDMA_TXHDP_VER2 0x200
47#define CPDMA_RXHDP_VER1 0x120
48#define CPDMA_RXHDP_VER2 0x220
49#define CPDMA_TXCP_VER1 0x140
50#define CPDMA_TXCP_VER2 0x240
51#define CPDMA_RXCP_VER1 0x160
52#define CPDMA_RXCP_VER2 0x260
53
Cyril Chemparathy2b629972012-07-24 12:22:16 +000054/* Descriptor mode bits */
55#define CPDMA_DESC_SOP BIT(31)
56#define CPDMA_DESC_EOP BIT(30)
57#define CPDMA_DESC_OWNER BIT(29)
58#define CPDMA_DESC_EOQ BIT(28)
59
60/*
61 * This timeout definition is a worst-case ultra defensive measure against
62 * unexpected controller lock ups. Ideally, we should never ever hit this
63 * scenario in practice.
64 */
65#define MDIO_TIMEOUT 100 /* msecs */
66#define CPDMA_TIMEOUT 100 /* msecs */
67
68struct cpsw_mdio_regs {
69 u32 version;
70 u32 control;
71#define CONTROL_IDLE BIT(31)
72#define CONTROL_ENABLE BIT(30)
73
74 u32 alive;
75 u32 link;
76 u32 linkintraw;
77 u32 linkintmasked;
78 u32 __reserved_0[2];
79 u32 userintraw;
80 u32 userintmasked;
81 u32 userintmaskset;
82 u32 userintmaskclr;
83 u32 __reserved_1[20];
84
85 struct {
86 u32 access;
87 u32 physel;
88#define USERACCESS_GO BIT(31)
89#define USERACCESS_WRITE BIT(30)
90#define USERACCESS_ACK BIT(29)
91#define USERACCESS_READ (0)
92#define USERACCESS_DATA (0xffff)
93 } user[0];
94};
95
96struct cpsw_regs {
97 u32 id_ver;
98 u32 control;
99 u32 soft_reset;
100 u32 stat_port_en;
101 u32 ptype;
102};
103
104struct cpsw_slave_regs {
105 u32 max_blks;
106 u32 blk_cnt;
107 u32 flow_thresh;
108 u32 port_vlan;
109 u32 tx_pri_map;
Matt Porterf6f86a62013-03-20 05:38:12 +0000110#ifdef CONFIG_AM33XX
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000111 u32 gap_thresh;
Matt Porterf6f86a62013-03-20 05:38:12 +0000112#elif defined(CONFIG_TI814X)
113 u32 ts_ctl;
114 u32 ts_seq_ltype;
115 u32 ts_vlan;
116#endif
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000117 u32 sa_lo;
118 u32 sa_hi;
119};
120
121struct cpsw_host_regs {
122 u32 max_blks;
123 u32 blk_cnt;
124 u32 flow_thresh;
125 u32 port_vlan;
126 u32 tx_pri_map;
127 u32 cpdma_tx_pri_map;
128 u32 cpdma_rx_chan_map;
129};
130
131struct cpsw_sliver_regs {
132 u32 id_ver;
133 u32 mac_control;
134 u32 mac_status;
135 u32 soft_reset;
136 u32 rx_maxlen;
137 u32 __reserved_0;
138 u32 rx_pause;
139 u32 tx_pause;
140 u32 __reserved_1;
141 u32 rx_pri_map;
142};
143
144#define ALE_ENTRY_BITS 68
145#define ALE_ENTRY_WORDS DIV_ROUND_UP(ALE_ENTRY_BITS, 32)
146
147/* ALE Registers */
148#define ALE_CONTROL 0x08
149#define ALE_UNKNOWNVLAN 0x18
150#define ALE_TABLE_CONTROL 0x20
151#define ALE_TABLE 0x34
152#define ALE_PORTCTL 0x40
153
154#define ALE_TABLE_WRITE BIT(31)
155
156#define ALE_TYPE_FREE 0
157#define ALE_TYPE_ADDR 1
158#define ALE_TYPE_VLAN 2
159#define ALE_TYPE_VLAN_ADDR 3
160
161#define ALE_UCAST_PERSISTANT 0
162#define ALE_UCAST_UNTOUCHED 1
163#define ALE_UCAST_OUI 2
164#define ALE_UCAST_TOUCHED 3
165
166#define ALE_MCAST_FWD 0
167#define ALE_MCAST_BLOCK_LEARN_FWD 1
168#define ALE_MCAST_FWD_LEARN 2
169#define ALE_MCAST_FWD_2 3
170
171enum cpsw_ale_port_state {
172 ALE_PORT_STATE_DISABLE = 0x00,
173 ALE_PORT_STATE_BLOCK = 0x01,
174 ALE_PORT_STATE_LEARN = 0x02,
175 ALE_PORT_STATE_FORWARD = 0x03,
176};
177
178/* ALE unicast entry flags - passed into cpsw_ale_add_ucast() */
179#define ALE_SECURE 1
180#define ALE_BLOCKED 2
181
182struct cpsw_slave {
183 struct cpsw_slave_regs *regs;
184 struct cpsw_sliver_regs *sliver;
185 int slave_num;
186 u32 mac_control;
187 struct cpsw_slave_data *data;
188};
189
190struct cpdma_desc {
191 /* hardware fields */
192 u32 hw_next;
193 u32 hw_buffer;
194 u32 hw_len;
195 u32 hw_mode;
196 /* software fields */
197 u32 sw_buffer;
198 u32 sw_len;
199};
200
201struct cpdma_chan {
202 struct cpdma_desc *head, *tail;
203 void *hdp, *cp, *rxfree;
204};
205
206#define desc_write(desc, fld, val) __raw_writel((u32)(val), &(desc)->fld)
207#define desc_read(desc, fld) __raw_readl(&(desc)->fld)
208#define desc_read_ptr(desc, fld) ((void *)__raw_readl(&(desc)->fld))
209
210#define chan_write(chan, fld, val) __raw_writel((u32)(val), (chan)->fld)
211#define chan_read(chan, fld) __raw_readl((chan)->fld)
212#define chan_read_ptr(chan, fld) ((void *)__raw_readl((chan)->fld))
213
Mugunthan V N7a022752014-05-22 14:37:10 +0530214#define for_active_slave(slave, priv) \
215 slave = (priv)->slaves + (priv)->data.active_slave; if (slave)
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000216#define for_each_slave(slave, priv) \
217 for (slave = (priv)->slaves; slave != (priv)->slaves + \
218 (priv)->data.slaves; slave++)
219
220struct cpsw_priv {
221 struct eth_device *dev;
222 struct cpsw_platform_data data;
223 int host_port;
224
225 struct cpsw_regs *regs;
226 void *dma_regs;
227 struct cpsw_host_regs *host_port_regs;
228 void *ale_regs;
229
230 struct cpdma_desc *descs;
231 struct cpdma_desc *desc_free;
232 struct cpdma_chan rx_chan, tx_chan;
233
234 struct cpsw_slave *slaves;
235 struct phy_device *phydev;
236 struct mii_dev *bus;
Mugunthan V N48ec5292013-02-19 21:34:44 +0000237
238 u32 mdio_link;
239 u32 phy_mask;
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000240};
241
242static inline int cpsw_ale_get_field(u32 *ale_entry, u32 start, u32 bits)
243{
244 int idx;
245
246 idx = start / 32;
247 start -= idx * 32;
248 idx = 2 - idx; /* flip */
249 return (ale_entry[idx] >> start) & BITMASK(bits);
250}
251
252static inline void cpsw_ale_set_field(u32 *ale_entry, u32 start, u32 bits,
253 u32 value)
254{
255 int idx;
256
257 value &= BITMASK(bits);
258 idx = start / 32;
259 start -= idx * 32;
260 idx = 2 - idx; /* flip */
261 ale_entry[idx] &= ~(BITMASK(bits) << start);
262 ale_entry[idx] |= (value << start);
263}
264
265#define DEFINE_ALE_FIELD(name, start, bits) \
266static inline int cpsw_ale_get_##name(u32 *ale_entry) \
267{ \
268 return cpsw_ale_get_field(ale_entry, start, bits); \
269} \
270static inline void cpsw_ale_set_##name(u32 *ale_entry, u32 value) \
271{ \
272 cpsw_ale_set_field(ale_entry, start, bits, value); \
273}
274
275DEFINE_ALE_FIELD(entry_type, 60, 2)
276DEFINE_ALE_FIELD(mcast_state, 62, 2)
277DEFINE_ALE_FIELD(port_mask, 66, 3)
278DEFINE_ALE_FIELD(ucast_type, 62, 2)
279DEFINE_ALE_FIELD(port_num, 66, 2)
280DEFINE_ALE_FIELD(blocked, 65, 1)
281DEFINE_ALE_FIELD(secure, 64, 1)
282DEFINE_ALE_FIELD(mcast, 40, 1)
283
284/* The MAC address field in the ALE entry cannot be macroized as above */
285static inline void cpsw_ale_get_addr(u32 *ale_entry, u8 *addr)
286{
287 int i;
288
289 for (i = 0; i < 6; i++)
290 addr[i] = cpsw_ale_get_field(ale_entry, 40 - 8*i, 8);
291}
292
293static inline void cpsw_ale_set_addr(u32 *ale_entry, u8 *addr)
294{
295 int i;
296
297 for (i = 0; i < 6; i++)
298 cpsw_ale_set_field(ale_entry, 40 - 8*i, 8, addr[i]);
299}
300
301static int cpsw_ale_read(struct cpsw_priv *priv, int idx, u32 *ale_entry)
302{
303 int i;
304
305 __raw_writel(idx, priv->ale_regs + ALE_TABLE_CONTROL);
306
307 for (i = 0; i < ALE_ENTRY_WORDS; i++)
308 ale_entry[i] = __raw_readl(priv->ale_regs + ALE_TABLE + 4 * i);
309
310 return idx;
311}
312
313static int cpsw_ale_write(struct cpsw_priv *priv, int idx, u32 *ale_entry)
314{
315 int i;
316
317 for (i = 0; i < ALE_ENTRY_WORDS; i++)
318 __raw_writel(ale_entry[i], priv->ale_regs + ALE_TABLE + 4 * i);
319
320 __raw_writel(idx | ALE_TABLE_WRITE, priv->ale_regs + ALE_TABLE_CONTROL);
321
322 return idx;
323}
324
325static int cpsw_ale_match_addr(struct cpsw_priv *priv, u8* addr)
326{
327 u32 ale_entry[ALE_ENTRY_WORDS];
328 int type, idx;
329
330 for (idx = 0; idx < priv->data.ale_entries; idx++) {
331 u8 entry_addr[6];
332
333 cpsw_ale_read(priv, idx, ale_entry);
334 type = cpsw_ale_get_entry_type(ale_entry);
335 if (type != ALE_TYPE_ADDR && type != ALE_TYPE_VLAN_ADDR)
336 continue;
337 cpsw_ale_get_addr(ale_entry, entry_addr);
338 if (memcmp(entry_addr, addr, 6) == 0)
339 return idx;
340 }
341 return -ENOENT;
342}
343
344static int cpsw_ale_match_free(struct cpsw_priv *priv)
345{
346 u32 ale_entry[ALE_ENTRY_WORDS];
347 int type, idx;
348
349 for (idx = 0; idx < priv->data.ale_entries; idx++) {
350 cpsw_ale_read(priv, idx, ale_entry);
351 type = cpsw_ale_get_entry_type(ale_entry);
352 if (type == ALE_TYPE_FREE)
353 return idx;
354 }
355 return -ENOENT;
356}
357
358static int cpsw_ale_find_ageable(struct cpsw_priv *priv)
359{
360 u32 ale_entry[ALE_ENTRY_WORDS];
361 int type, idx;
362
363 for (idx = 0; idx < priv->data.ale_entries; idx++) {
364 cpsw_ale_read(priv, idx, ale_entry);
365 type = cpsw_ale_get_entry_type(ale_entry);
366 if (type != ALE_TYPE_ADDR && type != ALE_TYPE_VLAN_ADDR)
367 continue;
368 if (cpsw_ale_get_mcast(ale_entry))
369 continue;
370 type = cpsw_ale_get_ucast_type(ale_entry);
371 if (type != ALE_UCAST_PERSISTANT &&
372 type != ALE_UCAST_OUI)
373 return idx;
374 }
375 return -ENOENT;
376}
377
378static int cpsw_ale_add_ucast(struct cpsw_priv *priv, u8 *addr,
379 int port, int flags)
380{
381 u32 ale_entry[ALE_ENTRY_WORDS] = {0, 0, 0};
382 int idx;
383
384 cpsw_ale_set_entry_type(ale_entry, ALE_TYPE_ADDR);
385 cpsw_ale_set_addr(ale_entry, addr);
386 cpsw_ale_set_ucast_type(ale_entry, ALE_UCAST_PERSISTANT);
387 cpsw_ale_set_secure(ale_entry, (flags & ALE_SECURE) ? 1 : 0);
388 cpsw_ale_set_blocked(ale_entry, (flags & ALE_BLOCKED) ? 1 : 0);
389 cpsw_ale_set_port_num(ale_entry, port);
390
391 idx = cpsw_ale_match_addr(priv, addr);
392 if (idx < 0)
393 idx = cpsw_ale_match_free(priv);
394 if (idx < 0)
395 idx = cpsw_ale_find_ageable(priv);
396 if (idx < 0)
397 return -ENOMEM;
398
399 cpsw_ale_write(priv, idx, ale_entry);
400 return 0;
401}
402
403static int cpsw_ale_add_mcast(struct cpsw_priv *priv, u8 *addr, int port_mask)
404{
405 u32 ale_entry[ALE_ENTRY_WORDS] = {0, 0, 0};
406 int idx, mask;
407
408 idx = cpsw_ale_match_addr(priv, addr);
409 if (idx >= 0)
410 cpsw_ale_read(priv, idx, ale_entry);
411
412 cpsw_ale_set_entry_type(ale_entry, ALE_TYPE_ADDR);
413 cpsw_ale_set_addr(ale_entry, addr);
414 cpsw_ale_set_mcast_state(ale_entry, ALE_MCAST_FWD_2);
415
416 mask = cpsw_ale_get_port_mask(ale_entry);
417 port_mask |= mask;
418 cpsw_ale_set_port_mask(ale_entry, port_mask);
419
420 if (idx < 0)
421 idx = cpsw_ale_match_free(priv);
422 if (idx < 0)
423 idx = cpsw_ale_find_ageable(priv);
424 if (idx < 0)
425 return -ENOMEM;
426
427 cpsw_ale_write(priv, idx, ale_entry);
428 return 0;
429}
430
431static inline void cpsw_ale_control(struct cpsw_priv *priv, int bit, int val)
432{
433 u32 tmp, mask = BIT(bit);
434
435 tmp = __raw_readl(priv->ale_regs + ALE_CONTROL);
436 tmp &= ~mask;
437 tmp |= val ? mask : 0;
438 __raw_writel(tmp, priv->ale_regs + ALE_CONTROL);
439}
440
441#define cpsw_ale_enable(priv, val) cpsw_ale_control(priv, 31, val)
442#define cpsw_ale_clear(priv, val) cpsw_ale_control(priv, 30, val)
443#define cpsw_ale_vlan_aware(priv, val) cpsw_ale_control(priv, 2, val)
444
445static inline void cpsw_ale_port_state(struct cpsw_priv *priv, int port,
446 int val)
447{
448 int offset = ALE_PORTCTL + 4 * port;
449 u32 tmp, mask = 0x3;
450
451 tmp = __raw_readl(priv->ale_regs + offset);
452 tmp &= ~mask;
453 tmp |= val & mask;
454 __raw_writel(tmp, priv->ale_regs + offset);
455}
456
457static struct cpsw_mdio_regs *mdio_regs;
458
459/* wait until hardware is ready for another user access */
460static inline u32 wait_for_user_access(void)
461{
462 u32 reg = 0;
463 int timeout = MDIO_TIMEOUT;
464
465 while (timeout-- &&
466 ((reg = __raw_readl(&mdio_regs->user[0].access)) & USERACCESS_GO))
467 udelay(10);
468
469 if (timeout == -1) {
470 printf("wait_for_user_access Timeout\n");
471 return -ETIMEDOUT;
472 }
473 return reg;
474}
475
476/* wait until hardware state machine is idle */
477static inline void wait_for_idle(void)
478{
479 int timeout = MDIO_TIMEOUT;
480
481 while (timeout-- &&
482 ((__raw_readl(&mdio_regs->control) & CONTROL_IDLE) == 0))
483 udelay(10);
484
485 if (timeout == -1)
486 printf("wait_for_idle Timeout\n");
487}
488
489static int cpsw_mdio_read(struct mii_dev *bus, int phy_id,
490 int dev_addr, int phy_reg)
491{
Heiko Schocherf6d1f6e2013-07-23 15:32:36 +0200492 int data;
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000493 u32 reg;
494
495 if (phy_reg & ~PHY_REG_MASK || phy_id & ~PHY_ID_MASK)
496 return -EINVAL;
497
498 wait_for_user_access();
499 reg = (USERACCESS_GO | USERACCESS_READ | (phy_reg << 21) |
500 (phy_id << 16));
501 __raw_writel(reg, &mdio_regs->user[0].access);
502 reg = wait_for_user_access();
503
504 data = (reg & USERACCESS_ACK) ? (reg & USERACCESS_DATA) : -1;
505 return data;
506}
507
508static int cpsw_mdio_write(struct mii_dev *bus, int phy_id, int dev_addr,
509 int phy_reg, u16 data)
510{
511 u32 reg;
512
513 if (phy_reg & ~PHY_REG_MASK || phy_id & ~PHY_ID_MASK)
514 return -EINVAL;
515
516 wait_for_user_access();
517 reg = (USERACCESS_GO | USERACCESS_WRITE | (phy_reg << 21) |
518 (phy_id << 16) | (data & USERACCESS_DATA));
519 __raw_writel(reg, &mdio_regs->user[0].access);
520 wait_for_user_access();
521
522 return 0;
523}
524
525static void cpsw_mdio_init(char *name, u32 mdio_base, u32 div)
526{
527 struct mii_dev *bus = mdio_alloc();
528
529 mdio_regs = (struct cpsw_mdio_regs *)mdio_base;
530
531 /* set enable and clock divider */
532 __raw_writel(div | CONTROL_ENABLE, &mdio_regs->control);
533
534 /*
535 * wait for scan logic to settle:
536 * the scan time consists of (a) a large fixed component, and (b) a
537 * small component that varies with the mii bus frequency. These
538 * were estimated using measurements at 1.1 and 2.2 MHz on tnetv107x
539 * silicon. Since the effect of (b) was found to be largely
540 * negligible, we keep things simple here.
541 */
542 udelay(1000);
543
544 bus->read = cpsw_mdio_read;
545 bus->write = cpsw_mdio_write;
546 sprintf(bus->name, name);
547
548 mdio_register(bus);
549}
550
551/* Set a self-clearing bit in a register, and wait for it to clear */
552static inline void setbit_and_wait_for_clear32(void *addr)
553{
554 __raw_writel(CLEAR_BIT, addr);
555 while (__raw_readl(addr) & CLEAR_BIT)
556 ;
557}
558
559#define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \
560 ((mac)[2] << 16) | ((mac)[3] << 24))
561#define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8))
562
563static void cpsw_set_slave_mac(struct cpsw_slave *slave,
564 struct cpsw_priv *priv)
565{
566 __raw_writel(mac_hi(priv->dev->enetaddr), &slave->regs->sa_hi);
567 __raw_writel(mac_lo(priv->dev->enetaddr), &slave->regs->sa_lo);
568}
569
570static void cpsw_slave_update_link(struct cpsw_slave *slave,
571 struct cpsw_priv *priv, int *link)
572{
Heiko Schocher93ff2552013-09-05 11:50:41 +0200573 struct phy_device *phy;
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000574 u32 mac_control = 0;
575
Heiko Schocher93ff2552013-09-05 11:50:41 +0200576 phy = priv->phydev;
577
578 if (!phy)
579 return;
580
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000581 phy_startup(phy);
582 *link = phy->link;
583
584 if (*link) { /* link up */
585 mac_control = priv->data.mac_control;
586 if (phy->speed == 1000)
587 mac_control |= GIGABITEN;
588 if (phy->duplex == DUPLEX_FULL)
589 mac_control |= FULLDUPLEXEN;
590 if (phy->speed == 100)
591 mac_control |= MIIEN;
592 }
593
594 if (mac_control == slave->mac_control)
595 return;
596
597 if (mac_control) {
598 printf("link up on port %d, speed %d, %s duplex\n",
599 slave->slave_num, phy->speed,
600 (phy->duplex == DUPLEX_FULL) ? "full" : "half");
601 } else {
602 printf("link down on port %d\n", slave->slave_num);
603 }
604
605 __raw_writel(mac_control, &slave->sliver->mac_control);
606 slave->mac_control = mac_control;
607}
608
609static int cpsw_update_link(struct cpsw_priv *priv)
610{
611 int link = 0;
612 struct cpsw_slave *slave;
613
Mugunthan V N7a022752014-05-22 14:37:10 +0530614 for_active_slave(slave, priv)
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000615 cpsw_slave_update_link(slave, priv, &link);
Mugunthan V N48ec5292013-02-19 21:34:44 +0000616 priv->mdio_link = readl(&mdio_regs->link);
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000617 return link;
618}
619
Mugunthan V N48ec5292013-02-19 21:34:44 +0000620static int cpsw_check_link(struct cpsw_priv *priv)
621{
622 u32 link = 0;
623
624 link = __raw_readl(&mdio_regs->link) & priv->phy_mask;
625 if ((link) && (link == priv->mdio_link))
626 return 1;
627
628 return cpsw_update_link(priv);
629}
630
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000631static inline u32 cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num)
632{
633 if (priv->host_port == 0)
634 return slave_num + 1;
635 else
636 return slave_num;
637}
638
639static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv)
640{
641 u32 slave_port;
642
643 setbit_and_wait_for_clear32(&slave->sliver->soft_reset);
644
645 /* setup priority mapping */
646 __raw_writel(0x76543210, &slave->sliver->rx_pri_map);
647 __raw_writel(0x33221100, &slave->regs->tx_pri_map);
648
649 /* setup max packet size, and mac address */
650 __raw_writel(PKT_MAX, &slave->sliver->rx_maxlen);
651 cpsw_set_slave_mac(slave, priv);
652
653 slave->mac_control = 0; /* no link yet */
654
655 /* enable forwarding */
656 slave_port = cpsw_get_slave_port(priv, slave->slave_num);
657 cpsw_ale_port_state(priv, slave_port, ALE_PORT_STATE_FORWARD);
658
659 cpsw_ale_add_mcast(priv, NetBcastAddr, 1 << slave_port);
Mugunthan V N48ec5292013-02-19 21:34:44 +0000660
Mugunthan V N9c653aa2014-02-18 07:31:52 -0500661 priv->phy_mask |= 1 << slave->data->phy_addr;
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000662}
663
664static struct cpdma_desc *cpdma_desc_alloc(struct cpsw_priv *priv)
665{
666 struct cpdma_desc *desc = priv->desc_free;
667
668 if (desc)
669 priv->desc_free = desc_read_ptr(desc, hw_next);
670 return desc;
671}
672
673static void cpdma_desc_free(struct cpsw_priv *priv, struct cpdma_desc *desc)
674{
675 if (desc) {
676 desc_write(desc, hw_next, priv->desc_free);
677 priv->desc_free = desc;
678 }
679}
680
681static int cpdma_submit(struct cpsw_priv *priv, struct cpdma_chan *chan,
682 void *buffer, int len)
683{
684 struct cpdma_desc *desc, *prev;
685 u32 mode;
686
687 desc = cpdma_desc_alloc(priv);
688 if (!desc)
689 return -ENOMEM;
690
691 if (len < PKT_MIN)
692 len = PKT_MIN;
693
694 mode = CPDMA_DESC_OWNER | CPDMA_DESC_SOP | CPDMA_DESC_EOP;
695
696 desc_write(desc, hw_next, 0);
697 desc_write(desc, hw_buffer, buffer);
698 desc_write(desc, hw_len, len);
699 desc_write(desc, hw_mode, mode | len);
700 desc_write(desc, sw_buffer, buffer);
701 desc_write(desc, sw_len, len);
702
703 if (!chan->head) {
704 /* simple case - first packet enqueued */
705 chan->head = desc;
706 chan->tail = desc;
707 chan_write(chan, hdp, desc);
708 goto done;
709 }
710
711 /* not the first packet - enqueue at the tail */
712 prev = chan->tail;
713 desc_write(prev, hw_next, desc);
714 chan->tail = desc;
715
716 /* next check if EOQ has been triggered already */
717 if (desc_read(prev, hw_mode) & CPDMA_DESC_EOQ)
718 chan_write(chan, hdp, desc);
719
720done:
721 if (chan->rxfree)
722 chan_write(chan, rxfree, 1);
723 return 0;
724}
725
726static int cpdma_process(struct cpsw_priv *priv, struct cpdma_chan *chan,
727 void **buffer, int *len)
728{
729 struct cpdma_desc *desc = chan->head;
730 u32 status;
731
732 if (!desc)
733 return -ENOENT;
734
735 status = desc_read(desc, hw_mode);
736
737 if (len)
738 *len = status & 0x7ff;
739
740 if (buffer)
741 *buffer = desc_read_ptr(desc, sw_buffer);
742
743 if (status & CPDMA_DESC_OWNER) {
744 if (chan_read(chan, hdp) == 0) {
745 if (desc_read(desc, hw_mode) & CPDMA_DESC_OWNER)
746 chan_write(chan, hdp, desc);
747 }
748
749 return -EBUSY;
750 }
751
752 chan->head = desc_read_ptr(desc, hw_next);
753 chan_write(chan, cp, desc);
754
755 cpdma_desc_free(priv, desc);
756 return 0;
757}
758
759static int cpsw_init(struct eth_device *dev, bd_t *bis)
760{
761 struct cpsw_priv *priv = dev->priv;
762 struct cpsw_slave *slave;
763 int i, ret;
764
765 /* soft reset the controller and initialize priv */
766 setbit_and_wait_for_clear32(&priv->regs->soft_reset);
767
768 /* initialize and reset the address lookup engine */
769 cpsw_ale_enable(priv, 1);
770 cpsw_ale_clear(priv, 1);
771 cpsw_ale_vlan_aware(priv, 0); /* vlan unaware mode */
772
773 /* setup host port priority mapping */
774 __raw_writel(0x76543210, &priv->host_port_regs->cpdma_tx_pri_map);
775 __raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map);
776
777 /* disable priority elevation and enable statistics on all ports */
778 __raw_writel(0, &priv->regs->ptype);
779
780 /* enable statistics collection only on the host port */
781 __raw_writel(BIT(priv->host_port), &priv->regs->stat_port_en);
Mugunthan V N454ac632013-07-08 16:04:38 +0530782 __raw_writel(0x7, &priv->regs->stat_port_en);
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000783
784 cpsw_ale_port_state(priv, priv->host_port, ALE_PORT_STATE_FORWARD);
785
786 cpsw_ale_add_ucast(priv, priv->dev->enetaddr, priv->host_port,
787 ALE_SECURE);
788 cpsw_ale_add_mcast(priv, NetBcastAddr, 1 << priv->host_port);
789
Mugunthan V N7a022752014-05-22 14:37:10 +0530790 for_active_slave(slave, priv)
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000791 cpsw_slave_init(slave, priv);
792
793 cpsw_update_link(priv);
794
795 /* init descriptor pool */
796 for (i = 0; i < NUM_DESCS; i++) {
797 desc_write(&priv->descs[i], hw_next,
798 (i == (NUM_DESCS - 1)) ? 0 : &priv->descs[i+1]);
799 }
800 priv->desc_free = &priv->descs[0];
801
802 /* initialize channels */
803 if (priv->data.version == CPSW_CTRL_VERSION_2) {
804 memset(&priv->rx_chan, 0, sizeof(struct cpdma_chan));
805 priv->rx_chan.hdp = priv->dma_regs + CPDMA_RXHDP_VER2;
806 priv->rx_chan.cp = priv->dma_regs + CPDMA_RXCP_VER2;
807 priv->rx_chan.rxfree = priv->dma_regs + CPDMA_RXFREE;
808
809 memset(&priv->tx_chan, 0, sizeof(struct cpdma_chan));
810 priv->tx_chan.hdp = priv->dma_regs + CPDMA_TXHDP_VER2;
811 priv->tx_chan.cp = priv->dma_regs + CPDMA_TXCP_VER2;
812 } else {
813 memset(&priv->rx_chan, 0, sizeof(struct cpdma_chan));
814 priv->rx_chan.hdp = priv->dma_regs + CPDMA_RXHDP_VER1;
815 priv->rx_chan.cp = priv->dma_regs + CPDMA_RXCP_VER1;
816 priv->rx_chan.rxfree = priv->dma_regs + CPDMA_RXFREE;
817
818 memset(&priv->tx_chan, 0, sizeof(struct cpdma_chan));
819 priv->tx_chan.hdp = priv->dma_regs + CPDMA_TXHDP_VER1;
820 priv->tx_chan.cp = priv->dma_regs + CPDMA_TXCP_VER1;
821 }
822
823 /* clear dma state */
824 setbit_and_wait_for_clear32(priv->dma_regs + CPDMA_SOFTRESET);
825
826 if (priv->data.version == CPSW_CTRL_VERSION_2) {
827 for (i = 0; i < priv->data.channels; i++) {
828 __raw_writel(0, priv->dma_regs + CPDMA_RXHDP_VER2 + 4
829 * i);
830 __raw_writel(0, priv->dma_regs + CPDMA_RXFREE + 4
831 * i);
832 __raw_writel(0, priv->dma_regs + CPDMA_RXCP_VER2 + 4
833 * i);
834 __raw_writel(0, priv->dma_regs + CPDMA_TXHDP_VER2 + 4
835 * i);
836 __raw_writel(0, priv->dma_regs + CPDMA_TXCP_VER2 + 4
837 * i);
838 }
839 } else {
840 for (i = 0; i < priv->data.channels; i++) {
841 __raw_writel(0, priv->dma_regs + CPDMA_RXHDP_VER1 + 4
842 * i);
843 __raw_writel(0, priv->dma_regs + CPDMA_RXFREE + 4
844 * i);
845 __raw_writel(0, priv->dma_regs + CPDMA_RXCP_VER1 + 4
846 * i);
847 __raw_writel(0, priv->dma_regs + CPDMA_TXHDP_VER1 + 4
848 * i);
849 __raw_writel(0, priv->dma_regs + CPDMA_TXCP_VER1 + 4
850 * i);
851
852 }
853 }
854
855 __raw_writel(1, priv->dma_regs + CPDMA_TXCONTROL);
856 __raw_writel(1, priv->dma_regs + CPDMA_RXCONTROL);
857
858 /* submit rx descs */
859 for (i = 0; i < PKTBUFSRX; i++) {
860 ret = cpdma_submit(priv, &priv->rx_chan, NetRxPackets[i],
861 PKTSIZE);
862 if (ret < 0) {
863 printf("error %d submitting rx desc\n", ret);
864 break;
865 }
866 }
867
868 return 0;
869}
870
871static void cpsw_halt(struct eth_device *dev)
872{
873 struct cpsw_priv *priv = dev->priv;
874
875 writel(0, priv->dma_regs + CPDMA_TXCONTROL);
876 writel(0, priv->dma_regs + CPDMA_RXCONTROL);
877
878 /* soft reset the controller and initialize priv */
879 setbit_and_wait_for_clear32(&priv->regs->soft_reset);
880
881 /* clear dma state */
882 setbit_and_wait_for_clear32(priv->dma_regs + CPDMA_SOFTRESET);
883
884 priv->data.control(0);
885}
886
887static int cpsw_send(struct eth_device *dev, void *packet, int length)
888{
889 struct cpsw_priv *priv = dev->priv;
890 void *buffer;
891 int len;
892 int timeout = CPDMA_TIMEOUT;
893
Mugunthan V N48ec5292013-02-19 21:34:44 +0000894 if (!cpsw_check_link(priv))
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000895 return -EIO;
896
897 flush_dcache_range((unsigned long)packet,
898 (unsigned long)packet + length);
899
900 /* first reap completed packets */
901 while (timeout-- &&
902 (cpdma_process(priv, &priv->tx_chan, &buffer, &len) >= 0))
903 ;
904
905 if (timeout == -1) {
906 printf("cpdma_process timeout\n");
907 return -ETIMEDOUT;
908 }
909
910 return cpdma_submit(priv, &priv->tx_chan, packet, length);
911}
912
913static int cpsw_recv(struct eth_device *dev)
914{
915 struct cpsw_priv *priv = dev->priv;
916 void *buffer;
917 int len;
918
Vladimir Koutny74007b82013-11-28 10:38:40 +0100919 cpsw_check_link(priv);
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000920
921 while (cpdma_process(priv, &priv->rx_chan, &buffer, &len) >= 0) {
922 invalidate_dcache_range((unsigned long)buffer,
923 (unsigned long)buffer + PKTSIZE_ALIGN);
924 NetReceive(buffer, len);
925 cpdma_submit(priv, &priv->rx_chan, buffer, PKTSIZE);
926 }
927
928 return 0;
929}
930
931static void cpsw_slave_setup(struct cpsw_slave *slave, int slave_num,
932 struct cpsw_priv *priv)
933{
934 void *regs = priv->regs;
935 struct cpsw_slave_data *data = priv->data.slave_data + slave_num;
936 slave->slave_num = slave_num;
937 slave->data = data;
938 slave->regs = regs + data->slave_reg_ofs;
939 slave->sliver = regs + data->sliver_reg_ofs;
940}
941
942static int cpsw_phy_init(struct eth_device *dev, struct cpsw_slave *slave)
943{
944 struct cpsw_priv *priv = (struct cpsw_priv *)dev->priv;
945 struct phy_device *phydev;
Ilya Ledvichef59bb72014-03-12 11:26:30 +0200946 u32 supported = PHY_GBIT_FEATURES;
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000947
Yegor Yefremovcdd07292012-11-26 04:03:16 +0000948 phydev = phy_connect(priv->bus,
Mugunthan V N9c653aa2014-02-18 07:31:52 -0500949 slave->data->phy_addr,
Yegor Yefremovcdd07292012-11-26 04:03:16 +0000950 dev,
951 slave->data->phy_if);
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000952
Heiko Schocher93ff2552013-09-05 11:50:41 +0200953 if (!phydev)
954 return -1;
955
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000956 phydev->supported &= supported;
957 phydev->advertising = phydev->supported;
958
959 priv->phydev = phydev;
960 phy_config(phydev);
961
962 return 1;
963}
964
965int cpsw_register(struct cpsw_platform_data *data)
966{
967 struct cpsw_priv *priv;
968 struct cpsw_slave *slave;
969 void *regs = (void *)data->cpsw_base;
970 struct eth_device *dev;
971
972 dev = calloc(sizeof(*dev), 1);
973 if (!dev)
974 return -ENOMEM;
975
976 priv = calloc(sizeof(*priv), 1);
977 if (!priv) {
978 free(dev);
979 return -ENOMEM;
980 }
981
982 priv->data = *data;
983 priv->dev = dev;
984
985 priv->slaves = malloc(sizeof(struct cpsw_slave) * data->slaves);
986 if (!priv->slaves) {
987 free(dev);
988 free(priv);
989 return -ENOMEM;
990 }
991
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000992 priv->host_port = data->host_port_num;
993 priv->regs = regs;
994 priv->host_port_regs = regs + data->host_port_reg_ofs;
995 priv->dma_regs = regs + data->cpdma_reg_ofs;
996 priv->ale_regs = regs + data->ale_reg_ofs;
Mugunthan V N2bf36ac2013-07-08 16:04:37 +0530997 priv->descs = (void *)regs + data->bd_ram_ofs;
Cyril Chemparathy2b629972012-07-24 12:22:16 +0000998
999 int idx = 0;
1000
1001 for_each_slave(slave, priv) {
1002 cpsw_slave_setup(slave, idx, priv);
1003 idx = idx + 1;
1004 }
1005
1006 strcpy(dev->name, "cpsw");
1007 dev->iobase = 0;
1008 dev->init = cpsw_init;
1009 dev->halt = cpsw_halt;
1010 dev->send = cpsw_send;
1011 dev->recv = cpsw_recv;
1012 dev->priv = priv;
1013
1014 eth_register(dev);
1015
1016 cpsw_mdio_init(dev->name, data->mdio_base, data->mdio_div);
1017 priv->bus = miiphy_get_dev_by_name(dev->name);
Mugunthan V N7a022752014-05-22 14:37:10 +05301018 for_active_slave(slave, priv)
Cyril Chemparathy2b629972012-07-24 12:22:16 +00001019 cpsw_phy_init(dev, slave);
1020
1021 return 1;
1022}