blob: 774671db4321b3bb34ea8b0aca61be44665476e6 [file] [log] [blame]
Stefan Roese6e7fb6e2005-11-29 18:18:21 +01001/*
2 * (C) Copyright 2005
3 * John Otken, jotken@softadvances.com
4 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02005 * SPDX-License-Identifier: GPL-2.0+
Stefan Roese6e7fb6e2005-11-29 18:18:21 +01006 */
7
8#include <common.h>
9#include <command.h>
Stefan Roeseb36df562010-09-09 19:18:00 +020010#include <asm/ppc4xx.h>
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010011#include <asm/processor.h>
Dave Mitchellb14ca4b2008-11-20 14:00:49 -060012#include <asm/ppc4xx-isram.h>
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010013#include <spd_sdram.h>
14#include "epld.h"
15
Wolfgang Denkd87080b2006-03-31 18:32:53 +020016DECLARE_GLOBAL_DATA_PTR;
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010017
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020018extern flash_info_t flash_info[CONFIG_SYS_MAX_FLASH_BANKS]; /* info for FLASH chips */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010019
20
21/*************************************************************************
22 * int board_early_init_f()
23 *
24 ************************************************************************/
25int board_early_init_f(void)
26{
Stefan Roesea27044b2007-12-06 05:58:43 +010027 u32 mfr;
28
Stefan Roesed1c3b272009-09-09 16:25:29 +020029 mtebc( PB0AP, 0x03800000 ); /* set chip selects */
30 mtebc( PB0CR, 0xffc58000 ); /* ebc0_b0cr, 4MB at 0xffc00000 CS0 */
31 mtebc( PB1AP, 0x03800000 );
32 mtebc( PB1CR, 0xff018000 ); /* ebc0_b1cr, 1MB at 0xff000000 CS1 */
33 mtebc( PB2AP, 0x03800000 );
34 mtebc( PB2CR, 0xff838000 ); /* ebc0_b2cr, 2MB at 0xff800000 CS2 */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010035
Stefan Roese952e7762009-09-24 09:55:50 +020036 mtdcr( UIC1SR, 0xffffffff ); /* Clear all interrupts */
37 mtdcr( UIC1ER, 0x00000000 ); /* disable all interrupts */
38 mtdcr( UIC1CR, 0x00000000 ); /* Set Critical / Non Critical interrupts */
39 mtdcr( UIC1PR, 0x7fff83ff ); /* Set Interrupt Polarities */
40 mtdcr( UIC1TR, 0x001f8000 ); /* Set Interrupt Trigger Levels */
41 mtdcr( UIC1VR, 0x00000001 ); /* Set Vect base=0,INT31 Highest priority */
42 mtdcr( UIC1SR, 0x00000000 ); /* clear all interrupts */
43 mtdcr( UIC1SR, 0xffffffff );
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010044
Stefan Roese952e7762009-09-24 09:55:50 +020045 mtdcr( UIC0SR, 0xffffffff ); /* Clear all interrupts */
46 mtdcr( UIC0ER, 0x00000000 ); /* disable all interrupts excepted cascade */
47 mtdcr( UIC0CR, 0x00000001 ); /* Set Critical / Non Critical interrupts */
48 mtdcr( UIC0PR, 0xffffffff ); /* Set Interrupt Polarities */
49 mtdcr( UIC0TR, 0x01000004 ); /* Set Interrupt Trigger Levels */
50 mtdcr( UIC0VR, 0x00000001 ); /* Set Vect base=0,INT31 Highest priority */
51 mtdcr( UIC0SR, 0x00000000 ); /* clear all interrupts */
52 mtdcr( UIC0SR, 0xffffffff );
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010053
Stefan Roesed1c3b272009-09-09 16:25:29 +020054 mfsdr(SDR0_MFR, mfr);
Stefan Roesea27044b2007-12-06 05:58:43 +010055 mfr |= SDR0_MFR_FIXD; /* Workaround for PCI/DMA */
Stefan Roesed1c3b272009-09-09 16:25:29 +020056 mtsdr(SDR0_MFR, mfr);
Stefan Roesea27044b2007-12-06 05:58:43 +010057
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010058 return 0;
59}
60
61
62/*************************************************************************
63 * int misc_init_r()
64 *
65 ************************************************************************/
66int misc_init_r(void)
67{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020068 volatile epld_t *x = (epld_t *) CONFIG_SYS_EPLD_BASE;
Grzegorz Bernacki2db64782007-10-01 09:51:50 +020069
70 /* set modes of operation */
71 x->ethuart |= EPLD2_ETH_MODE_10 | EPLD2_ETH_MODE_100 |
72 EPLD2_ETH_MODE_1000 | EPLD2_ETH_DUPLEX_MODE;
73 /* clear ETHERNET_AUTO_NEGO bit to turn on autonegotiation */
74 x->ethuart &= ~EPLD2_ETH_AUTO_NEGO;
Stefan Roese738815c2007-10-02 11:44:46 +020075
Grzegorz Bernacki2db64782007-10-01 09:51:50 +020076 /* put Ethernet+PHY in reset */
77 x->ethuart &= ~EPLD2_RESET_ETH_N;
78 udelay(10000);
79 /* take Ethernet+PHY out of reset */
80 x->ethuart |= EPLD2_RESET_ETH_N;
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010081
82 return 0;
83}
84
85
86/*************************************************************************
87 * int checkboard()
88 *
89 ************************************************************************/
90int checkboard(void)
91{
Wolfgang Denkf0c0b3a2011-05-04 10:32:28 +000092 char buf[64];
93 int i = getenv_f("serial#", buf, sizeof(buf));
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010094
95 printf("Board: Luan - AMCC PPC440SP Evaluation Board");
96
Wolfgang Denkf0c0b3a2011-05-04 10:32:28 +000097 if (i > 0) {
Stefan Roese6e7fb6e2005-11-29 18:18:21 +010098 puts(", serial# ");
Wolfgang Denkf0c0b3a2011-05-04 10:32:28 +000099 puts(buf);
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100100 }
101 putc('\n');
102
103 return 0;
104}
105
Stefan Roese2a49fc12007-07-16 10:01:38 +0200106/*
Stefan Roesea47a12b2010-04-15 16:07:28 +0200107 * Override the default functions in arch/powerpc/cpu/ppc4xx/44x_spd_ddr2.c with
Stefan Roese2a49fc12007-07-16 10:01:38 +0200108 * board specific values.
109 */
110u32 ddr_clktr(u32 default_val) {
111 return (SDRAM_CLKTR_CLKP_180_DEG_ADV);
112}
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100113
114/*************************************************************************
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100115 * hw_watchdog_reset
116 *
117 * This routine is called to reset (keep alive) the watchdog timer
118 *
119 ************************************************************************/
120#if defined(CONFIG_HW_WATCHDOG)
121void hw_watchdog_reset(void)
122{
123}
124#endif
125
126
127/*************************************************************************
128 * int on_off()
129 *
130 ************************************************************************/
131static int on_off( const char *s )
132{
133 if (strcmp(s, "on") == 0) {
134 return 1;
135 } else if (strcmp(s, "off") == 0) {
136 return 0;
137 }
138 return -1;
139}
140
141
142/*************************************************************************
143 * void l2cache_disable()
144 *
145 ************************************************************************/
146static void l2cache_disable(void)
147{
Dave Mitchellb14ca4b2008-11-20 14:00:49 -0600148 mtdcr( L2_CACHE_CFG, 0 );
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100149}
150
151
152/*************************************************************************
153 * void l2cache_enable()
154 *
155 ************************************************************************/
156static void l2cache_enable(void) /* see p258 7.4.1 Enabling L2 Cache */
157{
Dave Mitchellb14ca4b2008-11-20 14:00:49 -0600158 mtdcr( L2_CACHE_CFG, 0x80000000 ); /* enable L2_MODE L2_CFG[L2M] */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100159
Dave Mitchellb14ca4b2008-11-20 14:00:49 -0600160 mtdcr( L2_CACHE_ADDR, 0 ); /* set L2_ADDR with all zeros */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100161
Dave Mitchellb14ca4b2008-11-20 14:00:49 -0600162 mtdcr( L2_CACHE_CMD, 0x80000000 ); /* issue HCLEAR command via L2_CMD */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100163
Dave Mitchellb14ca4b2008-11-20 14:00:49 -0600164 while (!(mfdcr( L2_CACHE_STAT ) & 0x80000000 )) ;; /* poll L2_SR for completion */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100165
Dave Mitchellb14ca4b2008-11-20 14:00:49 -0600166 mtdcr( L2_CACHE_CMD, 0x10000000 ); /* clear cache errors L2_CMD[CCP] */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100167
Dave Mitchellb14ca4b2008-11-20 14:00:49 -0600168 mtdcr( L2_CACHE_CMD, 0x08000000 ); /* clear tag errors L2_CMD[CTE] */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100169
Dave Mitchellb14ca4b2008-11-20 14:00:49 -0600170 mtdcr( L2_CACHE_SNP0, 0 ); /* snoop registers */
171 mtdcr( L2_CACHE_SNP1, 0 );
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100172
173 __asm__ volatile ("sync"); /* msync */
174
Dave Mitchellb14ca4b2008-11-20 14:00:49 -0600175 mtdcr( L2_CACHE_CFG, 0xe0000000 ); /* inst and data use L2 */
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100176
177 __asm__ volatile ("sync");
178}
179
180
181/*************************************************************************
182 * int l2cache_status()
183 *
184 ************************************************************************/
185static int l2cache_status(void)
186{
Dave Mitchellb14ca4b2008-11-20 14:00:49 -0600187 return (mfdcr( L2_CACHE_CFG ) & 0x60000000) != 0;
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100188}
189
190
191/*************************************************************************
192 * int do_l2cache()
193 *
194 ************************************************************************/
Wolfgang Denk54841ab2010-06-28 22:00:46 +0200195int do_l2cache( cmd_tbl_t *cmdtp, int flag, int argc, char * const argv[] )
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100196{
197 switch (argc) {
198 case 2: /* on / off */
199 switch (on_off(argv[1])) {
200 case 0: l2cache_disable();
201 break;
202 case 1: l2cache_enable();
203 break;
204 }
205 /* FALL TROUGH */
206 case 1: /* get status */
207 printf ("L2 Cache is %s\n",
208 l2cache_status() ? "ON" : "OFF");
209 return 0;
210 default:
Wolfgang Denk47e26b12010-07-17 01:06:04 +0200211 return cmd_usage(cmdtp);
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100212 }
213
214 return 0;
215}
216
217
218U_BOOT_CMD(
219 l2cache, 2, 1, do_l2cache,
Peter Tyser2fb26042009-01-27 18:03:12 -0600220 "enable or disable L2 cache",
Stefan Roese6e7fb6e2005-11-29 18:18:21 +0100221 "[on, off]\n"
Wolfgang Denka89c33d2009-05-24 17:06:54 +0200222 " - enable or disable L2 cache"
223);