blob: 41b78cf5e4dec8b595777be792c940e918e54921 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Dave Liu19580e62007-09-18 12:37:57 +08002/*
Kim Phillips9993e192009-07-18 18:42:13 -05003 * Copyright (C) 2006-2009 Freescale Semiconductor, Inc.
Dave Liu19580e62007-09-18 12:37:57 +08004 */
5
6#include <asm/mmu.h>
7#include <asm/io.h>
8#include <common.h>
Simon Glass7b51b572019-08-01 09:46:52 -06009#include <env.h>
Dave Liu19580e62007-09-18 12:37:57 +080010#include <mpc83xx.h>
11#include <pci.h>
12#include <i2c.h>
Anton Vorontsov8b345572009-01-08 04:26:19 +030013#include <fdt_support.h>
Dave Liu19580e62007-09-18 12:37:57 +080014#include <asm/fsl_i2c.h>
Kumar Gala7e1afb62010-04-20 10:02:24 -050015#include <asm/fsl_mpc83xx_serdes.h>
Dave Liu19580e62007-09-18 12:37:57 +080016
Dave Liu19580e62007-09-18 12:37:57 +080017static struct pci_region pci_regions[] = {
18 {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020019 bus_start: CONFIG_SYS_PCI_MEM_BASE,
20 phys_start: CONFIG_SYS_PCI_MEM_PHYS,
21 size: CONFIG_SYS_PCI_MEM_SIZE,
Dave Liu19580e62007-09-18 12:37:57 +080022 flags: PCI_REGION_MEM | PCI_REGION_PREFETCH
23 },
24 {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020025 bus_start: CONFIG_SYS_PCI_MMIO_BASE,
26 phys_start: CONFIG_SYS_PCI_MMIO_PHYS,
27 size: CONFIG_SYS_PCI_MMIO_SIZE,
Dave Liu19580e62007-09-18 12:37:57 +080028 flags: PCI_REGION_MEM
29 },
30 {
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020031 bus_start: CONFIG_SYS_PCI_IO_BASE,
32 phys_start: CONFIG_SYS_PCI_IO_PHYS,
33 size: CONFIG_SYS_PCI_IO_SIZE,
Dave Liu19580e62007-09-18 12:37:57 +080034 flags: PCI_REGION_IO
35 }
36};
37
Anton Vorontsov8b345572009-01-08 04:26:19 +030038static struct pci_region pcie_regions_0[] = {
39 {
40 .bus_start = CONFIG_SYS_PCIE1_MEM_BASE,
41 .phys_start = CONFIG_SYS_PCIE1_MEM_PHYS,
42 .size = CONFIG_SYS_PCIE1_MEM_SIZE,
43 .flags = PCI_REGION_MEM,
44 },
45 {
46 .bus_start = CONFIG_SYS_PCIE1_IO_BASE,
47 .phys_start = CONFIG_SYS_PCIE1_IO_PHYS,
48 .size = CONFIG_SYS_PCIE1_IO_SIZE,
49 .flags = PCI_REGION_IO,
50 },
51};
52
53static struct pci_region pcie_regions_1[] = {
54 {
55 .bus_start = CONFIG_SYS_PCIE2_MEM_BASE,
56 .phys_start = CONFIG_SYS_PCIE2_MEM_PHYS,
57 .size = CONFIG_SYS_PCIE2_MEM_SIZE,
58 .flags = PCI_REGION_MEM,
59 },
60 {
61 .bus_start = CONFIG_SYS_PCIE2_IO_BASE,
62 .phys_start = CONFIG_SYS_PCIE2_IO_PHYS,
63 .size = CONFIG_SYS_PCIE2_IO_SIZE,
64 .flags = PCI_REGION_IO,
65 },
66};
67
68static int is_pex_x2(void)
69{
Simon Glass00caae62017-08-03 12:22:12 -060070 const char *pex_x2 = env_get("pex_x2");
Anton Vorontsov8b345572009-01-08 04:26:19 +030071
72 if (pex_x2 && !strcmp(pex_x2, "yes"))
73 return 1;
74 return 0;
75}
76
Dave Liu19580e62007-09-18 12:37:57 +080077void pci_init_board(void)
78{
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079 volatile immap_t *immr = (volatile immap_t *)CONFIG_SYS_IMMR;
Anton Vorontsov8b345572009-01-08 04:26:19 +030080 volatile sysconf83xx_t *sysconf = &immr->sysconf;
Dave Liu19580e62007-09-18 12:37:57 +080081 volatile clk83xx_t *clk = (volatile clk83xx_t *)&immr->clk;
82 volatile law83xx_t *pci_law = immr->sysconf.pcilaw;
Anton Vorontsov8b345572009-01-08 04:26:19 +030083 volatile law83xx_t *pcie_law = sysconf->pcielaw;
Dave Liu19580e62007-09-18 12:37:57 +080084 struct pci_region *reg[] = { pci_regions };
Anton Vorontsov8b345572009-01-08 04:26:19 +030085 struct pci_region *pcie_reg[] = { pcie_regions_0, pcie_regions_1, };
86 u32 spridr = in_be32(&immr->sysconf.spridr);
87 int pex2 = is_pex_x2();
Dave Liu19580e62007-09-18 12:37:57 +080088
Anton Vorontsov00f7bba2008-10-02 19:17:33 +040089 if (board_pci_host_broken())
Anton Vorontsov8b345572009-01-08 04:26:19 +030090 goto skip_pci;
Anton Vorontsov00f7bba2008-10-02 19:17:33 +040091
Dave Liu19580e62007-09-18 12:37:57 +080092 /* Enable all 5 PCI_CLK_OUTPUTS */
93 clk->occr |= 0xf8000000;
94 udelay(2000);
95
96 /* Configure PCI Local Access Windows */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020097 pci_law[0].bar = CONFIG_SYS_PCI_MEM_PHYS & LAWBAR_BAR;
Dave Liu19580e62007-09-18 12:37:57 +080098 pci_law[0].ar = LBLAWAR_EN | LBLAWAR_512MB;
99
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200100 pci_law[1].bar = CONFIG_SYS_PCI_IO_PHYS & LAWBAR_BAR;
Dave Liu19580e62007-09-18 12:37:57 +0800101 pci_law[1].ar = LBLAWAR_EN | LBLAWAR_1MB;
102
103 udelay(2000);
104
Peter Tyser6aa3d3b2010-09-14 19:13:50 -0500105 mpc83xx_pci_init(1, reg);
Anton Vorontsov8b345572009-01-08 04:26:19 +0300106skip_pci:
107 /* There is no PEX in MPC8379 parts. */
108 if (PARTID_NO_E(spridr) == SPR_8379)
109 return;
110
Anton Vorontsov7e2ec1d2009-02-19 18:20:39 +0300111 if (pex2)
112 fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX_X2,
113 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
114 else
115 fsl_setup_serdes(CONFIG_FSL_SERDES2, FSL_SERDES_PROTO_PEX,
116 FSL_SERDES_CLK_100, FSL_SERDES_VDD_1V);
117
Anton Vorontsov8b345572009-01-08 04:26:19 +0300118 /* Configure the clock for PCIE controller */
119 clrsetbits_be32(&clk->sccr, SCCR_PCIEXP1CM | SCCR_PCIEXP2CM,
120 SCCR_PCIEXP1CM_1 | SCCR_PCIEXP2CM_1);
121
122 /* Deassert the resets in the control register */
123 out_be32(&sysconf->pecr1, 0xE0008000);
124 if (!pex2)
125 out_be32(&sysconf->pecr2, 0xE0008000);
126 udelay(2000);
127
128 /* Configure PCI Express Local Access Windows */
129 out_be32(&pcie_law[0].bar, CONFIG_SYS_PCIE1_BASE & LAWBAR_BAR);
130 out_be32(&pcie_law[0].ar, LBLAWAR_EN | LBLAWAR_512MB);
131
132 out_be32(&pcie_law[1].bar, CONFIG_SYS_PCIE2_BASE & LAWBAR_BAR);
133 out_be32(&pcie_law[1].ar, LBLAWAR_EN | LBLAWAR_512MB);
134
Kim Phillipse2229352010-09-30 13:40:34 -0500135 mpc83xx_pcie_init(pex2 ? 1 : 2, pcie_reg);
Anton Vorontsov8b345572009-01-08 04:26:19 +0300136}
137
138void ft_pcie_fixup(void *blob, bd_t *bd)
139{
140 const char *status = "disabled (PCIE1 is x2)";
141
142 if (!is_pex_x2())
143 return;
144
145 do_fixup_by_path(blob, "pci2", "status", status,
146 strlen(status) + 1, 1);
Dave Liu19580e62007-09-18 12:37:57 +0800147}