blob: 0be8d0f702daee853e8ce0c17ec1d93c412c90f0 [file] [log] [blame]
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02001/*
2 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01003 * Stelian Pop <stelian@popies.net>
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02004 * Lead Tech Design <www.leadtechdesign.com>
5 *
6 * Configuation settings for the AT91SAM9M10G45EK board(and AT91SAM9G45EKES).
7 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02008 * SPDX-License-Identifier: GPL-2.0+
Sedji Gaouaou22ee6472009-07-09 10:16:29 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000014#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Jens Scharsig425de622010-02-03 22:45:42 +010015
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020016/* ARM asynchronous clock */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000017#define CONFIG_SYS_AT91_SLOW_CLOCK 32768
18#define CONFIG_SYS_AT91_MAIN_CLOCK 12000000 /* from 12 MHz crystal */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020019
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000020#define CONFIG_AT91SAM9M10G45EK
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020021
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000022#define CONFIG_CMDLINE_TAG /* enable passing of ATAGs */
23#define CONFIG_SETUP_MEMORY_TAGS
24#define CONFIG_INITRD_TAG
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020025#define CONFIG_SKIP_LOWLEVEL_INIT
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000026
27/* general purpose I/O */
28#define CONFIG_ATMEL_LEGACY /* required until (g)pio is fixed */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020029
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020030/* LCD */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020031#define LCD_BPP LCD_COLOR8
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000032#define CONFIG_LCD_LOGO
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020033#undef LCD_TEST_PATTERN
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000034#define CONFIG_LCD_INFO
35#define CONFIG_LCD_INFO_BELOW_LOGO
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000036#define CONFIG_ATMEL_LCD
37#define CONFIG_ATMEL_LCD_RGB565
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020038/* board specific(not enough SRAM) */
39#define CONFIG_AT91SAM9G45_LCD_BASE 0x73E00000
40
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020041/*
42 * BOOTP options
43 */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000044#define CONFIG_BOOTP_BOOTFILESIZE
45#define CONFIG_BOOTP_BOOTPATH
46#define CONFIG_BOOTP_GATEWAY
47#define CONFIG_BOOTP_HOSTNAME
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020048
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020049/* SDRAM */
50#define CONFIG_NR_DRAM_BANKS 1
Wenyou Yange61ed482017-09-14 11:07:42 +080051#define CONFIG_SYS_SDRAM_BASE 0x70000000
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000052#define CONFIG_SYS_SDRAM_SIZE 0x08000000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020053
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000054#define CONFIG_SYS_INIT_SP_ADDR \
Wenyou Yang59b37122017-04-18 15:15:48 +080055 (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - GENERATED_GBL_DATA_SIZE)
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020056
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020057/* NAND flash */
58#ifdef CONFIG_CMD_NAND
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020059#define CONFIG_NAND_ATMEL
60#define CONFIG_SYS_MAX_NAND_DEVICE 1
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000061#define CONFIG_SYS_NAND_BASE ATMEL_BASE_CS3
62#define CONFIG_SYS_NAND_DBW_8
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020063/* our ALE is AD21 */
64#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
65/* our CLE is AD22 */
66#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
67#define CONFIG_SYS_NAND_ENABLE_PIN AT91_PIN_PC14
68#define CONFIG_SYS_NAND_READY_PIN AT91_PIN_PC8
Wolfgang Denk2eb99ca2009-07-18 21:52:24 +020069
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020070#endif
71
72/* Ethernet */
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000073#define CONFIG_RESET_PHY_R
Heiko Schocher4535a242013-11-18 08:07:23 +010074#define CONFIG_AT91_WANTS_COMMON_PHY
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020075
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000076#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020077
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000078#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
79#define CONFIG_SYS_MEMTEST_END 0x23e00000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020080
Wenyou Yang55415432017-09-14 11:07:44 +080081#ifdef CONFIG_NAND_BOOT
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000082/* bootstrap + u-boot + env in nandflash */
Wenyou Yang59b37122017-04-18 15:15:48 +080083#define CONFIG_ENV_OFFSET 0x120000
Bo Shen0c58cfa2013-02-20 00:16:25 +000084#define CONFIG_ENV_OFFSET_REDUND 0x100000
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000085#define CONFIG_ENV_SIZE 0x20000
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020086
Bo Shen0c58cfa2013-02-20 00:16:25 +000087#define CONFIG_BOOTCOMMAND \
88 "nand read 0x70000000 0x200000 0x300000;" \
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000089 "bootm 0x70000000"
Wenyou Yang55415432017-09-14 11:07:44 +080090#elif CONFIG_SD_BOOT
Wu, Josh9637a1b2014-05-21 10:42:16 +080091/* bootstrap + u-boot + env + linux in mmc */
Wu, Josh9637a1b2014-05-21 10:42:16 +080092#define CONFIG_ENV_SIZE 0x4000
93
Wu, Josh9637a1b2014-05-21 10:42:16 +080094#define CONFIG_BOOTCOMMAND "fatload mmc 0:1 0x71000000 dtb; " \
95 "fatload mmc 0:1 0x72000000 zImage; " \
96 "bootz 0x72000000 - 0x71000000"
97#endif
Sedji Gaouaou22ee6472009-07-09 10:16:29 +020098
Thomas Petazzoni5cfeec52011-08-04 11:08:50 +000099#define CONFIG_SYS_LONGHELP
100#define CONFIG_CMDLINE_EDITING
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200101#define CONFIG_AUTO_COMPLETE
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200102
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200103/*
104 * Size of malloc() pool
105 */
106#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128*1024, 0x1000)
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200107
Bo Shen41d41a92015-03-27 14:23:34 +0800108/* Defines for SPL */
Bo Shen41d41a92015-03-27 14:23:34 +0800109#define CONFIG_SPL_TEXT_BASE 0x300000
110#define CONFIG_SPL_MAX_SIZE 0x010000
111#define CONFIG_SPL_STACK 0x310000
112
Bo Shen41d41a92015-03-27 14:23:34 +0800113#define CONFIG_SYS_MONITOR_LEN 0x80000
114
Wenyou Yang55415432017-09-14 11:07:44 +0800115#ifdef CONFIG_SD_BOOT
Bo Shen41d41a92015-03-27 14:23:34 +0800116
117#define CONFIG_SPL_BSS_START_ADDR 0x70000000
118#define CONFIG_SPL_BSS_MAX_SIZE 0x00080000
119#define CONFIG_SYS_SPL_MALLOC_START 0x70080000
120#define CONFIG_SYS_SPL_MALLOC_SIZE 0x00080000
121
Bo Shen41d41a92015-03-27 14:23:34 +0800122#define CONFIG_SYS_MMCSD_FS_BOOT_PARTITION 1
123#define CONFIG_SPL_FS_LOAD_PAYLOAD_NAME "u-boot.img"
Bo Shen41d41a92015-03-27 14:23:34 +0800124
Wenyou Yang55415432017-09-14 11:07:44 +0800125#elif CONFIG_NAND_BOOT
Bo Shen41d41a92015-03-27 14:23:34 +0800126#define CONFIG_SPL_NAND_DRIVERS
127#define CONFIG_SPL_NAND_BASE
128#define CONFIG_SPL_NAND_ECC
129#define CONFIG_SPL_NAND_SOFTECC
130#define CONFIG_SYS_NAND_U_BOOT_OFFS 0x40000
131#define CONFIG_SYS_NAND_U_BOOT_SIZE 0x80000
132#define CONFIG_SYS_NAND_5_ADDR_CYCLE
133
134#define CONFIG_SYS_NAND_PAGE_SIZE 0x800
135#define CONFIG_SYS_NAND_BLOCK_SIZE 0x20000
136#define CONFIG_SYS_NAND_PAGE_COUNT 64
137#define CONFIG_SYS_NAND_BAD_BLOCK_POS NAND_LARGE_BADBLOCK_POS
138#define CONFIG_SYS_NAND_ECCSIZE 256
139#define CONFIG_SYS_NAND_ECCBYTES 3
140#define CONFIG_SYS_NAND_OOBSIZE 64
141#define CONFIG_SYS_NAND_ECCPOS { 40, 41, 42, 43, 44, 45, 46, 47, \
142 48, 49, 50, 51, 52, 53, 54, 55, \
143 56, 57, 58, 59, 60, 61, 62, 63, }
144#endif
145
146#define CONFIG_SPL_ATMEL_SIZE
147#define CONFIG_SYS_MASTER_CLOCK 132096000
148#define CONFIG_SYS_AT91_PLLA 0x20c73f03
149#define CONFIG_SYS_MCKR 0x1301
150#define CONFIG_SYS_MCKR_CSS 0x1302
151
Sedji Gaouaou22ee6472009-07-09 10:16:29 +0200152#endif