blob: 6843ef2866c783f80390d2db95c2ba8dc283939a [file] [log] [blame]
Kumar Gala9490a7f2008-07-25 13:31:05 -05001/*
ramneek mehresh3d7506f2012-04-18 19:39:53 +00002 * Copyright 2007-2009,2010-2012 Freescale Semiconductor, Inc.
Kumar Gala9490a7f2008-07-25 13:31:05 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala9490a7f2008-07-25 13:31:05 -05005 */
6
7/*
8 * mpc8536ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Kumar Galac7e1a432010-05-21 04:14:49 -050014#include "../board/freescale/common/ics307_clk.h"
15
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020016#ifdef CONFIG_SDCARD
Mingkai Hue40ac482009-09-23 15:20:38 +080017#define CONFIG_RAMBOOT_SDCARD 1
Kumar Gala7a577fd2011-01-12 02:48:53 -060018#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Mingkai Hue40ac482009-09-23 15:20:38 +080019#endif
20
Wolfgang Denkd24f2d32010-10-04 19:58:00 +020021#ifdef CONFIG_SPIFLASH
Mingkai Hue40ac482009-09-23 15:20:38 +080022#define CONFIG_RAMBOOT_SPIFLASH 1
Kumar Gala7a577fd2011-01-12 02:48:53 -060023#define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
Wolfgang Denk2ae18242010-10-06 09:05:45 +020024#endif
25
Kumar Gala7a577fd2011-01-12 02:48:53 -060026#ifndef CONFIG_RESET_VECTOR_ADDRESS
27#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
28#endif
29
Haiying Wang96196a12010-11-10 15:37:13 -050030#ifndef CONFIG_SYS_MONITOR_BASE
31#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
32#endif
33
Kumar Gala9490a7f2008-07-25 13:31:05 -050034#define CONFIG_PCI1 1 /* Enable PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040035#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
36#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
37#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Kumar Gala9490a7f2008-07-25 13:31:05 -050038#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000039#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala9490a7f2008-07-25 13:31:05 -050040#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050041#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Kumar Gala9490a7f2008-07-25 13:31:05 -050042
Kumar Gala9490a7f2008-07-25 13:31:05 -050043
Kumar Gala9490a7f2008-07-25 13:31:05 -050044#define CONFIG_ENV_OVERWRITE
45
Kumar Galac7e1a432010-05-21 04:14:49 -050046#define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
47#define CONFIG_DDR_CLK_FREQ get_board_ddr_clk()
Kumar Gala9490a7f2008-07-25 13:31:05 -050048#define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
Kumar Gala9490a7f2008-07-25 13:31:05 -050049
50/*
51 * These can be toggled for performance analysis, otherwise use default.
52 */
53#define CONFIG_L2_CACHE /* toggle L2 cache */
54#define CONFIG_BTB /* toggle branch predition */
Kumar Gala9490a7f2008-07-25 13:31:05 -050055
56#define CONFIG_ENABLE_36BIT_PHYS 1
57
Kumar Gala337f9fd2009-07-30 15:54:07 -050058#ifdef CONFIG_PHYS_64BIT
59#define CONFIG_ADDR_MAP 1
60#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
61#endif
62
Mingkai Hu07355702009-09-23 15:19:32 +080063#define CONFIG_SYS_MEMTEST_START 0x00010000 /* skip exception vectors */
64#define CONFIG_SYS_MEMTEST_END 0x1f000000 /* skip u-boot at top of RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -050065
66/*
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080067 * Config the L2 Cache as L2 SRAM
68 */
69#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
70#ifdef CONFIG_PHYS_64BIT
71#define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
72#else
73#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
74#endif
75#define CONFIG_SYS_L2_SIZE (512 << 10)
76#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
77
Timur Tabie46fedf2011-08-04 18:03:41 -050078#define CONFIG_SYS_CCSRBAR 0xffe00000
79#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Kumar Gala9490a7f2008-07-25 13:31:05 -050080
Kumar Gala8d22ddc2011-11-09 09:10:49 -060081#if defined(CONFIG_NAND_SPL)
Timur Tabie46fedf2011-08-04 18:03:41 -050082#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +080083#endif
84
Kumar Gala9490a7f2008-07-25 13:31:05 -050085/* DDR Setup */
Kumar Gala337f9fd2009-07-30 15:54:07 -050086#define CONFIG_VERY_BIG_RAM
Kumar Gala9490a7f2008-07-25 13:31:05 -050087#undef CONFIG_FSL_DDR_INTERACTIVE
88#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
89#define CONFIG_DDR_SPD
Kumar Gala9490a7f2008-07-25 13:31:05 -050090
Dave Liu9b0ad1b2008-10-28 17:53:38 +080091#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala9490a7f2008-07-25 13:31:05 -050092#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
93
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020094#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
95#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala9490a7f2008-07-25 13:31:05 -050096
Kumar Gala9490a7f2008-07-25 13:31:05 -050097#define CONFIG_DIMM_SLOTS_PER_CTLR 1
98#define CONFIG_CHIP_SELECTS_PER_CTRL 2
99
100/* I2C addresses of SPD EEPROMs */
101#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200102#define CONFIG_SYS_SPD_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500103
104/* These are used when DDR doesn't use SPD. */
Mingkai Hu07355702009-09-23 15:19:32 +0800105#define CONFIG_SYS_SDRAM_SIZE 256 /* DDR is 256MB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200106#define CONFIG_SYS_DDR_CS0_BNDS 0x0000001F
Mingkai Hu07355702009-09-23 15:19:32 +0800107#define CONFIG_SYS_DDR_CS0_CONFIG 0x80010102 /* Enable, no interleaving */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_DDR_TIMING_3 0x00000000
109#define CONFIG_SYS_DDR_TIMING_0 0x00260802
110#define CONFIG_SYS_DDR_TIMING_1 0x3935d322
111#define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
112#define CONFIG_SYS_DDR_MODE_1 0x00480432
113#define CONFIG_SYS_DDR_MODE_2 0x00000000
114#define CONFIG_SYS_DDR_INTERVAL 0x06180100
115#define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
116#define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
117#define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
118#define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
Mingkai Hu07355702009-09-23 15:19:32 +0800119#define CONFIG_SYS_DDR_CONTROL 0xC3008000 /* Type = DDR2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_DDR_CONTROL2 0x04400010
Kumar Gala9490a7f2008-07-25 13:31:05 -0500121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
123#define CONFIG_SYS_DDR_ERR_DIS 0x00000000
124#define CONFIG_SYS_DDR_SBE 0x00010000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500125
Kumar Gala9490a7f2008-07-25 13:31:05 -0500126/* Make sure required options are set */
127#ifndef CONFIG_SPD_EEPROM
128#error ("CONFIG_SPD_EEPROM is required")
129#endif
130
131#undef CONFIG_CLOCKS_IN_MHZ
132
Kumar Gala9490a7f2008-07-25 13:31:05 -0500133/*
134 * Memory map -- xxx -this is wrong, needs updating
135 *
136 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
137 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
138 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
139 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
140 *
141 * Localbus cacheable (TBD)
142 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
143 *
144 * Localbus non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500145 * 0xe000_0000 0xe7ff_ffff Promjet/free 128M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500146 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
Jason Jinc57fc282008-10-31 05:07:04 -0500147 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
Kumar Gala9490a7f2008-07-25 13:31:05 -0500148 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
149 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
150 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
151 */
152
153/*
154 * Local Bus Definitions
155 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500157#ifdef CONFIG_PHYS_64BIT
158#define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
159#else
Kumar Galac953ddf2008-12-02 14:19:34 -0600160#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500161#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500162
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800163#define CONFIG_FLASH_BR_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000164 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000) | BR_PS_16 | BR_V)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800165#define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500166
Mingkai Hu07355702009-09-23 15:19:32 +0800167#define CONFIG_SYS_BR1_PRELIM \
168 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
169 | BR_PS_16 | BR_V)
Kumar Galac953ddf2008-12-02 14:19:34 -0600170#define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500171
Mingkai Hu07355702009-09-23 15:19:32 +0800172#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, \
173 CONFIG_SYS_FLASH_BASE_PHYS }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174#define CONFIG_SYS_FLASH_QUIET_TEST
Kumar Gala9490a7f2008-07-25 13:31:05 -0500175#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
176
Mingkai Hu07355702009-09-23 15:19:32 +0800177#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
178#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200179#undef CONFIG_SYS_FLASH_CHECKSUM
Mingkai Hu07355702009-09-23 15:19:32 +0800180#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
181#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500182
Masahiro Yamada02344462014-06-04 10:26:50 +0900183#if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800184#define CONFIG_SYS_RAMBOOT
Kumar Galaa55bb832010-11-29 14:32:11 -0600185#define CONFIG_SYS_EXTRA_ENV_RELOC
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800186#else
187#undef CONFIG_SYS_RAMBOOT
188#endif
189
Kumar Gala9490a7f2008-07-25 13:31:05 -0500190#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200191#define CONFIG_SYS_FLASH_CFI
192#define CONFIG_SYS_FLASH_EMPTY_INFO
193#define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
Kumar Gala9490a7f2008-07-25 13:31:05 -0500194
Ramneek Mehresh68d42302011-06-07 10:10:43 +0000195#define CONFIG_HWCONFIG /* enable hwconfig */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500196#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
197#define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500198#ifdef CONFIG_PHYS_64BIT
199#define PIXIS_BASE_PHYS 0xfffdf0000ull
200#else
Kumar Gala52b565f2008-12-02 14:19:33 -0600201#define PIXIS_BASE_PHYS PIXIS_BASE
Kumar Gala337f9fd2009-07-30 15:54:07 -0500202#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500203
Kumar Gala52b565f2008-12-02 14:19:33 -0600204#define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
Mingkai Hu07355702009-09-23 15:19:32 +0800205#define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500206
207#define PIXIS_ID 0x0 /* Board ID at offset 0 */
208#define PIXIS_VER 0x1 /* Board version at offset 1 */
209#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
210#define PIXIS_CSR 0x3 /* PIXIS General control/status register */
211#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
212#define PIXIS_PWR 0x5 /* PIXIS Power status register */
213#define PIXIS_AUX 0x6 /* Auxiliary 1 register */
214#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
215#define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
216#define PIXIS_VCTL 0x10 /* VELA Control Register */
217#define PIXIS_VSTAT 0x11 /* VELA Status Register */
218#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
219#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
220#define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
221#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500222#define PIXIS_VBOOT_LBMAP 0xe0 /* VBOOT - CFG_LBMAP */
223#define PIXIS_VBOOT_LBMAP_NOR0 0x00 /* cfg_lbmap - boot from NOR 0 */
224#define PIXIS_VBOOT_LBMAP_NOR1 0x01 /* cfg_lbmap - boot from NOR 1 */
225#define PIXIS_VBOOT_LBMAP_NOR2 0x02 /* cfg_lbmap - boot from NOR 2 */
226#define PIXIS_VBOOT_LBMAP_NOR3 0x03 /* cfg_lbmap - boot from NOR 3 */
227#define PIXIS_VBOOT_LBMAP_PJET 0x04 /* cfg_lbmap - boot from projet */
228#define PIXIS_VBOOT_LBMAP_NAND 0x05 /* cfg_lbmap - boot from NAND */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500229#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
230#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
231#define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
232#define PIXIS_VSYSCLK0 0x1A /* VELA SYSCLK0 Register */
233#define PIXIS_VSYSCLK1 0x1B /* VELA SYSCLK1 Register */
234#define PIXIS_VSYSCLK2 0x1C /* VELA SYSCLK2 Register */
235#define PIXIS_VDDRCLK0 0x1D /* VELA DDRCLK0 Register */
236#define PIXIS_VDDRCLK1 0x1E /* VELA DDRCLK1 Register */
237#define PIXIS_VDDRCLK2 0x1F /* VELA DDRCLK2 Register */
238#define PIXIS_VWATCH 0x24 /* Watchdog Register */
239#define PIXIS_LED 0x25 /* LED Register */
240
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800241#define PIXIS_SPD_SYSCLK 0x7 /* SYSCLK option */
242
Kumar Gala9490a7f2008-07-25 13:31:05 -0500243/* old pixis referenced names */
244#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
245#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Matthew McClintock509e19c2011-02-25 16:20:11 -0600246#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x4e
Kumar Gala9490a7f2008-07-25 13:31:05 -0500247
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200248#define CONFIG_SYS_INIT_RAM_LOCK 1
249#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200250#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500251
Mingkai Hu07355702009-09-23 15:19:32 +0800252#define CONFIG_SYS_GBL_DATA_OFFSET \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200253 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Kumar Gala9490a7f2008-07-25 13:31:05 -0500255
Mingkai Hu07355702009-09-23 15:19:32 +0800256#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
257#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500258
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800259#ifndef CONFIG_NAND_SPL
Kumar Gala337f9fd2009-07-30 15:54:07 -0500260#define CONFIG_SYS_NAND_BASE 0xffa00000
261#ifdef CONFIG_PHYS_64BIT
262#define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
263#else
264#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
265#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800266#else
267#define CONFIG_SYS_NAND_BASE 0xfff00000
268#ifdef CONFIG_PHYS_64BIT
269#define CONFIG_SYS_NAND_BASE_PHYS 0xffff00000ull
270#else
271#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
272#endif
273#endif
Jason Jinc57fc282008-10-31 05:07:04 -0500274#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
275 CONFIG_SYS_NAND_BASE + 0x40000, \
276 CONFIG_SYS_NAND_BASE + 0x80000, \
277 CONFIG_SYS_NAND_BASE + 0xC0000}
278#define CONFIG_SYS_MAX_NAND_DEVICE 4
Jason Jinc57fc282008-10-31 05:07:04 -0500279#define CONFIG_NAND_FSL_ELBC 1
280#define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
281
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800282/* NAND boot: 4K NAND loader config */
283#define CONFIG_SYS_NAND_SPL_SIZE 0x1000
Haijun.Zhangc6e8f492014-02-13 09:03:02 +0800284#define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800285#define CONFIG_SYS_NAND_U_BOOT_DST (CONFIG_SYS_INIT_L2_ADDR)
286#define CONFIG_SYS_NAND_U_BOOT_START \
287 (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_NAND_SPL_SIZE)
288#define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
289#define CONFIG_SYS_NAND_U_BOOT_RELOC (CONFIG_SYS_INIT_L2_END - 0x2000)
290#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
291
Jason Jinc57fc282008-10-31 05:07:04 -0500292/* NAND flash config */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500293#define CONFIG_SYS_NAND_BR_PRELIM \
Mingkai Hu07355702009-09-23 15:19:32 +0800294 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
295 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
296 | BR_PS_8 /* Port Size = 8 bit */ \
297 | BR_MS_FCM /* MSEL = FCM */ \
298 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500299#define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
Mingkai Hu07355702009-09-23 15:19:32 +0800300 | OR_FCM_PGS /* Large Page*/ \
301 | OR_FCM_CSCT \
302 | OR_FCM_CST \
303 | OR_FCM_CHT \
304 | OR_FCM_SCY_1 \
305 | OR_FCM_TRLX \
306 | OR_FCM_EHTR)
Jason Jinc57fc282008-10-31 05:07:04 -0500307
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800308#define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
309#define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500310#define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
311#define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500312
Mingkai Hu07355702009-09-23 15:19:32 +0800313#define CONFIG_SYS_BR4_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000314 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x40000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800315 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
316 | BR_PS_8 /* Port Size = 8 bit */ \
317 | BR_MS_FCM /* MSEL = FCM */ \
318 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500319#define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Mingkai Hu07355702009-09-23 15:19:32 +0800320#define CONFIG_SYS_BR5_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000321 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0x80000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800322 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
323 | BR_PS_8 /* Port Size = 8 bit */ \
324 | BR_MS_FCM /* MSEL = FCM */ \
325 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500326#define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500327
Mingkai Hu07355702009-09-23 15:19:32 +0800328#define CONFIG_SYS_BR6_PRELIM \
Timur Tabi7ee41102012-07-06 07:39:26 +0000329 (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS + 0xc0000) \
Mingkai Hu07355702009-09-23 15:19:32 +0800330 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
331 | BR_PS_8 /* Port Size = 8 bit */ \
332 | BR_MS_FCM /* MSEL = FCM */ \
333 | BR_V) /* valid */
Matthew McClintocka3055c52011-04-05 14:39:33 -0500334#define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
Jason Jinc57fc282008-10-31 05:07:04 -0500335
Kumar Gala9490a7f2008-07-25 13:31:05 -0500336/* Serial Port - controlled on board with jumper J8
337 * open - index 2
338 * shorted - index 1
339 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200340#define CONFIG_SYS_NS16550_SERIAL
341#define CONFIG_SYS_NS16550_REG_SIZE 1
342#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Kumar Gala93341902010-04-07 01:34:11 -0500343#ifdef CONFIG_NAND_SPL
344#define CONFIG_NS16550_MIN_FUNCTIONS
345#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500346
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200347#define CONFIG_SYS_BAUDRATE_TABLE \
Kumar Gala9490a7f2008-07-25 13:31:05 -0500348 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
349
Mingkai Hu07355702009-09-23 15:19:32 +0800350#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
351#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500352
Kumar Gala9490a7f2008-07-25 13:31:05 -0500353/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500354 * I2C
355 */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200356#define CONFIG_SYS_I2C
357#define CONFIG_SYS_I2C_FSL
358#define CONFIG_SYS_FSL_I2C_SPEED 400000
359#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
360#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
361#define CONFIG_SYS_FSL_I2C2_SPEED 400000
362#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
363#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
364#define CONFIG_SYS_I2C_NOPROBES { {0, 0x29} }
Kumar Gala9490a7f2008-07-25 13:31:05 -0500365
366/*
367 * I2C2 EEPROM
368 */
Jean-Christophe PLAGNIOL-VILLARD32628c52008-08-30 23:54:58 +0200369#define CONFIG_ID_EEPROM
370#ifdef CONFIG_ID_EEPROM
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200371#define CONFIG_SYS_I2C_EEPROM_NXID
Kumar Gala9490a7f2008-07-25 13:31:05 -0500372#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200373#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
374#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
375#define CONFIG_SYS_EEPROM_BUS_NUM 1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500376
377/*
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700378 * eSPI - Enhanced SPI
379 */
380#define CONFIG_HARD_SPI
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700381
382#if defined(CONFIG_SPI_FLASH)
Xie Xiaoboae2044d2011-10-03 12:18:39 -0700383#define CONFIG_SF_DEFAULT_SPEED 10000000
384#define CONFIG_SF_DEFAULT_MODE 0
385#endif
386
387/*
Kumar Gala9490a7f2008-07-25 13:31:05 -0500388 * General PCI
389 * Memory space is mapped 1-1, but I/O space must start from 0.
390 */
391
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600392#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500393#ifdef CONFIG_PHYS_64BIT
394#define CONFIG_SYS_PCI1_MEM_BUS 0xf0000000
395#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
396#else
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600397#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
398#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500399#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200400#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
Kumar Gala337f9fd2009-07-30 15:54:07 -0500401#define CONFIG_SYS_PCI1_IO_VIRT 0xffc00000
402#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
403#ifdef CONFIG_PHYS_64BIT
404#define CONFIG_SYS_PCI1_IO_PHYS 0xfffc00000ull
405#else
406#define CONFIG_SYS_PCI1_IO_PHYS 0xffc00000
407#endif
408#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500409
410/* controller 1, Slot 1, tgtid 1, Base address a000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600411#define CONFIG_SYS_PCIE1_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600412#define CONFIG_SYS_PCIE1_MEM_VIRT 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500413#ifdef CONFIG_PHYS_64BIT
414#define CONFIG_SYS_PCIE1_MEM_BUS 0xf8000000
415#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc10000000ull
416#else
Kumar Gala10795f42008-12-02 16:08:36 -0600417#define CONFIG_SYS_PCIE1_MEM_BUS 0x90000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600418#define CONFIG_SYS_PCIE1_MEM_PHYS 0x90000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500419#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200420#define CONFIG_SYS_PCIE1_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600421#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500422#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
423#ifdef CONFIG_PHYS_64BIT
424#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc10000ull
425#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200426#define CONFIG_SYS_PCIE1_IO_PHYS 0xffc10000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500427#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200428#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500429
430/* controller 2, Slot 2, tgtid 2, Base address 9000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600431#define CONFIG_SYS_PCIE2_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600432#define CONFIG_SYS_PCIE2_MEM_VIRT 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500433#ifdef CONFIG_PHYS_64BIT
434#define CONFIG_SYS_PCIE2_MEM_BUS 0xf8000000
435#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc18000000ull
436#else
Kumar Gala10795f42008-12-02 16:08:36 -0600437#define CONFIG_SYS_PCIE2_MEM_BUS 0x98000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600438#define CONFIG_SYS_PCIE2_MEM_PHYS 0x98000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500439#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#define CONFIG_SYS_PCIE2_MEM_SIZE 0x08000000 /* 128M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600441#define CONFIG_SYS_PCIE2_IO_VIRT 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500442#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
443#ifdef CONFIG_PHYS_64BIT
444#define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc20000ull
445#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200446#define CONFIG_SYS_PCIE2_IO_PHYS 0xffc20000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500447#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500449
450/* controller 3, direct to uli, tgtid 3, Base address 8000 */
Kumar Gala5f7b31b2010-12-17 15:14:54 -0600451#define CONFIG_SYS_PCIE3_NAME "Slot 3"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600452#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500453#ifdef CONFIG_PHYS_64BIT
454#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
455#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
456#else
Kumar Gala10795f42008-12-02 16:08:36 -0600457#define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600458#define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500459#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200460#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600461#define CONFIG_SYS_PCIE3_IO_VIRT 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500462#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
463#ifdef CONFIG_PHYS_64BIT
464#define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc30000ull
465#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200466#define CONFIG_SYS_PCIE3_IO_PHYS 0xffc30000
Kumar Gala337f9fd2009-07-30 15:54:07 -0500467#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200468#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500469
470#if defined(CONFIG_PCI)
Kumar Gala9490a7f2008-07-25 13:31:05 -0500471/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600472#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500473
474/*PCI video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600475/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala9490a7f2008-07-25 13:31:05 -0500476
477/* video */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500478
479#if defined(CONFIG_VIDEO)
480#define CONFIG_BIOSEMU
Kumar Gala9490a7f2008-07-25 13:31:05 -0500481#define CONFIG_ATI_RADEON_FB
482#define CONFIG_VIDEO_LOGO
Kumar Galaaca5f012008-12-02 16:08:40 -0600483#define CONFIG_SYS_ISA_IO_BASE_ADDRESS CONFIG_SYS_PCIE3_IO_VIRT
Kumar Gala9490a7f2008-07-25 13:31:05 -0500484#endif
485
486#undef CONFIG_EEPRO100
487#undef CONFIG_TULIP
Kumar Gala9490a7f2008-07-25 13:31:05 -0500488
Kumar Gala9490a7f2008-07-25 13:31:05 -0500489#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600490 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
491 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Kumar Gala9490a7f2008-07-25 13:31:05 -0500492 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
493#endif
494
495#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
496
497#endif /* CONFIG_PCI */
498
499/* SATA */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200500#define CONFIG_SYS_SATA_MAX_DEVICE 2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500501#define CONFIG_SATA1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200502#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
503#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500504#define CONFIG_SATA2
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200505#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
506#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
Kumar Gala9490a7f2008-07-25 13:31:05 -0500507
508#ifdef CONFIG_FSL_SATA
509#define CONFIG_LBA48
Kumar Gala9490a7f2008-07-25 13:31:05 -0500510#endif
511
512#if defined(CONFIG_TSEC_ENET)
513
Kumar Gala9490a7f2008-07-25 13:31:05 -0500514#define CONFIG_MII 1 /* MII PHY management */
515#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
516#define CONFIG_TSEC1 1
517#define CONFIG_TSEC1_NAME "eTSEC1"
518#define CONFIG_TSEC3 1
519#define CONFIG_TSEC3_NAME "eTSEC3"
520
Jason Jin2e26d832008-10-10 11:41:00 +0800521#define CONFIG_FSL_SGMII_RISER 1
522#define SGMII_RISER_PHY_OFFSET 0x1c
523
Kumar Gala9490a7f2008-07-25 13:31:05 -0500524#define TSEC1_PHY_ADDR 1 /* TSEC1 -> PHY1 */
525#define TSEC3_PHY_ADDR 0 /* TSEC3 -> PHY0 */
526
527#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
528#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
529
530#define TSEC1_PHYIDX 0
531#define TSEC3_PHYIDX 0
532
533#define CONFIG_ETHPRIME "eTSEC1"
534
Kumar Gala9490a7f2008-07-25 13:31:05 -0500535#endif /* CONFIG_TSEC_ENET */
536
537/*
538 * Environment
539 */
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800540
541#if defined(CONFIG_SYS_RAMBOOT)
Masahiro Yamada02344462014-06-04 10:26:50 +0900542#if defined(CONFIG_RAMBOOT_SPIFLASH)
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700543#define CONFIG_ENV_SPI_BUS 0
544#define CONFIG_ENV_SPI_CS 0
545#define CONFIG_ENV_SPI_MAX_HZ 10000000
546#define CONFIG_ENV_SPI_MODE 0
547#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
548#define CONFIG_ENV_OFFSET 0xF0000
549#define CONFIG_ENV_SECT_SIZE 0x10000
550#elif defined(CONFIG_RAMBOOT_SDCARD)
Fabio Estevam4394d0c2012-01-11 09:20:50 +0000551#define CONFIG_FSL_FIXED_MMC_LOCATION
Xie Xiaobo2d4afd42011-10-03 12:54:21 -0700552#define CONFIG_ENV_SIZE 0x2000
553#define CONFIG_SYS_MMC_ENV_DEV 0
554#else
Mingkai Hue40ac482009-09-23 15:20:38 +0800555 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
556 #define CONFIG_ENV_SIZE 0x2000
Kumar Gala9490a7f2008-07-25 13:31:05 -0500557#endif
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800558#else
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800559 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Mingkai Hu9a1a0ae2009-09-23 15:20:37 +0800560 #define CONFIG_ENV_SIZE 0x2000
561 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
562#endif
Kumar Gala9490a7f2008-07-25 13:31:05 -0500563
564#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200565#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500566
Kumar Gala9490a7f2008-07-25 13:31:05 -0500567#undef CONFIG_WATCHDOG /* watchdog disabled */
568
Andy Fleming80522dc2008-10-30 16:51:33 -0500569#ifdef CONFIG_MMC
Andy Fleming80522dc2008-10-30 16:51:33 -0500570#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Fanzc1116ebb2011-10-03 12:18:42 -0700571#endif
572
573/*
574 * USB
575 */
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000576#define CONFIG_HAS_FSL_MPH_USB
577#ifdef CONFIG_HAS_FSL_MPH_USB
Tom Rini8850c5d2017-05-12 22:33:27 -0400578#ifdef CONFIG_USB_EHCI_HCD
Fanzc1116ebb2011-10-03 12:18:42 -0700579#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
580#define CONFIG_USB_EHCI_FSL
Fanzc1116ebb2011-10-03 12:18:42 -0700581#endif
ramneek mehresh3d7506f2012-04-18 19:39:53 +0000582#endif
Fanzc1116ebb2011-10-03 12:18:42 -0700583
Kumar Gala9490a7f2008-07-25 13:31:05 -0500584/*
585 * Miscellaneous configurable options
586 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200587#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500588
589/*
590 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500591 * have to be in the first 64 MB of memory, since this is
Kumar Gala9490a7f2008-07-25 13:31:05 -0500592 * the maximum mapped by the Linux kernel during initialization.
593 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500594#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
595#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500596
Kumar Gala9490a7f2008-07-25 13:31:05 -0500597#if defined(CONFIG_CMD_KGDB)
598#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500599#endif
600
601/*
602 * Environment Configuration
603 */
604
605/* The mac addresses for all ethernet interface */
606#if defined(CONFIG_TSEC_ENET)
607#define CONFIG_HAS_ETH0
Kumar Gala9490a7f2008-07-25 13:31:05 -0500608#define CONFIG_HAS_ETH1
Kumar Gala9490a7f2008-07-25 13:31:05 -0500609#define CONFIG_HAS_ETH2
Kumar Gala9490a7f2008-07-25 13:31:05 -0500610#define CONFIG_HAS_ETH3
Kumar Gala9490a7f2008-07-25 13:31:05 -0500611#endif
612
613#define CONFIG_IPADDR 192.168.1.254
614
Mario Six5bc05432018-03-28 14:38:20 +0200615#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000616#define CONFIG_ROOTPATH "/opt/nfsroot"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000617#define CONFIG_BOOTFILE "uImage"
Mingkai Hu07355702009-09-23 15:19:32 +0800618#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Kumar Gala9490a7f2008-07-25 13:31:05 -0500619
620#define CONFIG_SERVERIP 192.168.1.1
621#define CONFIG_GATEWAYIP 192.168.1.1
622#define CONFIG_NETMASK 255.255.255.0
623
624/* default location for tftp and bootm */
625#define CONFIG_LOADADDR 1000000
626
Kumar Gala9490a7f2008-07-25 13:31:05 -0500627#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200628"netdev=eth0\0" \
629"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
630"tftpflash=tftpboot $loadaddr $uboot; " \
631 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
632 " +$filesize; " \
633 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
634 " +$filesize; " \
635 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
636 " $filesize; " \
637 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
638 " +$filesize; " \
639 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
640 " $filesize\0" \
641"consoledev=ttyS0\0" \
642"ramdiskaddr=2000000\0" \
643"ramdiskfile=8536ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500644"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200645"fdtfile=8536ds/mpc8536ds.dtb\0" \
646"bdev=sda3\0" \
647"hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
Kumar Gala9490a7f2008-07-25 13:31:05 -0500648
649#define CONFIG_HDBOOT \
650 "setenv bootargs root=/dev/$bdev rw " \
651 "console=$consoledev,$baudrate $othbootargs;" \
652 "tftp $loadaddr $bootfile;" \
653 "tftp $fdtaddr $fdtfile;" \
654 "bootm $loadaddr - $fdtaddr"
655
656#define CONFIG_NFSBOOTCOMMAND \
657 "setenv bootargs root=/dev/nfs rw " \
658 "nfsroot=$serverip:$rootpath " \
659 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
660 "console=$consoledev,$baudrate $othbootargs;" \
661 "tftp $loadaddr $bootfile;" \
662 "tftp $fdtaddr $fdtfile;" \
663 "bootm $loadaddr - $fdtaddr"
664
665#define CONFIG_RAMBOOTCOMMAND \
666 "setenv bootargs root=/dev/ram rw " \
667 "console=$consoledev,$baudrate $othbootargs;" \
668 "tftp $ramdiskaddr $ramdiskfile;" \
669 "tftp $loadaddr $bootfile;" \
670 "tftp $fdtaddr $fdtfile;" \
671 "bootm $loadaddr $ramdiskaddr $fdtaddr"
672
673#define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
674
675#endif /* __CONFIG_H */