blob: 03d0fa1cd9a6f682ad0ffc7d1959e88e4c1d04f0 [file] [log] [blame]
Kumar Gala73aa9ac2008-01-17 01:12:22 -06001/*
2 * Copyright 2008 Freescale Semiconductor, Inc.
3 *
4 * (C) Copyright 2000
5 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
6 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02007 * SPDX-License-Identifier: GPL-2.0+
Kumar Gala73aa9ac2008-01-17 01:12:22 -06008 */
9
10#include <common.h>
11#include <asm/mmu.h>
12
13struct fsl_e_tlb_entry tlb_table[] = {
14 /* TLB 0 - for temp stack in cache */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020015 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR, CONFIG_SYS_INIT_RAM_ADDR,
Kumar Gala73aa9ac2008-01-17 01:12:22 -060016 MAS3_SX|MAS3_SW|MAS3_SR, 0,
17 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020018 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 4 * 1024,
Kumar Gala73aa9ac2008-01-17 01:12:22 -060019 MAS3_SX|MAS3_SW|MAS3_SR, 0,
20 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020021 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 8 * 1024,
Kumar Gala73aa9ac2008-01-17 01:12:22 -060022 MAS3_SX|MAS3_SW|MAS3_SR, 0,
23 0, 0, BOOKE_PAGESZ_4K, 0),
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020024 SET_TLB_ENTRY(0, CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024 , CONFIG_SYS_INIT_RAM_ADDR + 12 * 1024,
Kumar Gala73aa9ac2008-01-17 01:12:22 -060025 MAS3_SX|MAS3_SW|MAS3_SR, 0,
26 0, 0, BOOKE_PAGESZ_4K, 0),
27
28 /* TLB 1 Initializations */
29 /*
30 * TLBe 0: 16M Non-cacheable, guarded
31 * 0xff000000 16M FLASH (upper half)
32 * Out of reset this entry is only 4K.
33 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020034 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE + 0x1000000, CONFIG_SYS_FLASH_BASE + 0x1000000,
Kumar Gala73aa9ac2008-01-17 01:12:22 -060035 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
36 0, 0, BOOKE_PAGESZ_16M, 1),
37
38 /*
39 * TLBe 1: 16M Non-cacheable, guarded
40 * 0xfe000000 16M FLASH (lower half)
41 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020042 SET_TLB_ENTRY(1, CONFIG_SYS_FLASH_BASE, CONFIG_SYS_FLASH_BASE,
Kumar Gala73aa9ac2008-01-17 01:12:22 -060043 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
44 0, 1, BOOKE_PAGESZ_16M, 1),
45
46 /*
47 * TLBe 2: 1G Non-cacheable, guarded
48 * 0x80000000 512M PCI1 MEM
Wolfgang Denk53677ef2008-05-20 16:00:29 +020049 * 0xa0000000 512M PCIe MEM
Kumar Gala73aa9ac2008-01-17 01:12:22 -060050 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -060051 SET_TLB_ENTRY(1, CONFIG_SYS_PCI1_MEM_VIRT, CONFIG_SYS_PCI1_MEM_PHYS,
Kumar Gala73aa9ac2008-01-17 01:12:22 -060052 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
53 0, 2, BOOKE_PAGESZ_1G, 1),
54
55 /*
56 * TLBe 3: 64M Non-cacheable, guarded
57 * 0xe000_0000 1M CCSRBAR
58 * 0xe200_0000 8M PCI1 IO
59 * 0xe280_0000 8M PCIe IO
60 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020061 SET_TLB_ENTRY(1, CONFIG_SYS_CCSRBAR, CONFIG_SYS_CCSRBAR_PHYS,
Kumar Gala73aa9ac2008-01-17 01:12:22 -060062 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
63 0, 3, BOOKE_PAGESZ_64M, 1),
64
65 /*
66 * TLBe 4: 64M Cacheable, non-guarded
67 * 0xf000_0000 64M LBC SDRAM
68 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020069 SET_TLB_ENTRY(1, CONFIG_SYS_LBC_SDRAM_BASE, CONFIG_SYS_LBC_SDRAM_BASE,
York Sun316f0d02017-12-05 10:57:54 -080070 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_M,
Kumar Gala73aa9ac2008-01-17 01:12:22 -060071 0, 4, BOOKE_PAGESZ_64M, 1),
72
73 /*
74 * TLBe 5: 256K Non-cacheable, guarded
75 * 0xf8000000 32K BCSR
76 * 0xf8008000 32K PIB (CS4)
77 * 0xf8010000 32K PIB (CS5)
78 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020079 SET_TLB_ENTRY(1, CONFIG_SYS_BCSR_BASE, CONFIG_SYS_BCSR_BASE,
Kumar Gala73aa9ac2008-01-17 01:12:22 -060080 MAS3_SX|MAS3_SW|MAS3_SR, MAS2_I|MAS2_G,
81 0, 5, BOOKE_PAGESZ_256K, 1),
82};
83
84int num_tlb_entries = ARRAY_SIZE(tlb_table);