blob: 68c5c8541d33b1b06f16b75d9915fe64953d9eaf [file] [log] [blame]
Michal Simek194846f2012-09-14 00:55:24 +00001/*
2 * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
3 * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved.
4 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02005 * SPDX-License-Identifier: GPL-2.0+
Michal Simek194846f2012-09-14 00:55:24 +00006 */
7
Michal Simek59da82e2016-07-14 14:40:03 +02008#include <clk.h>
Michal Simek194846f2012-09-14 00:55:24 +00009#include <common.h>
Simon Glass42800ff2015-10-17 19:41:27 -060010#include <debug_uart.h>
11#include <dm.h>
Simon Glassc54c0a42015-10-17 19:41:22 -060012#include <errno.h>
Michal Simekc9416b92014-02-24 11:16:33 +010013#include <fdtdec.h>
Michal Simek194846f2012-09-14 00:55:24 +000014#include <watchdog.h>
15#include <asm/io.h>
16#include <linux/compiler.h>
17#include <serial.h>
Michal Simekbf834952013-12-19 23:38:58 +053018#include <asm/arch/hardware.h>
Michal Simek194846f2012-09-14 00:55:24 +000019
Michal Simek6cd0f2a2016-02-03 15:16:51 +010020#define ZYNQ_UART_SR_TXEMPTY (1 << 3) /* TX FIFO empty */
Simon Glass42800ff2015-10-17 19:41:27 -060021#define ZYNQ_UART_SR_TXACTIVE (1 << 11) /* TX active */
Michal Simek194846f2012-09-14 00:55:24 +000022#define ZYNQ_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
23
24#define ZYNQ_UART_CR_TX_EN 0x00000010 /* TX enabled */
25#define ZYNQ_UART_CR_RX_EN 0x00000004 /* RX enabled */
26#define ZYNQ_UART_CR_TXRST 0x00000002 /* TX logic reset */
27#define ZYNQ_UART_CR_RXRST 0x00000001 /* RX logic reset */
28
29#define ZYNQ_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
30
Michal Simek194846f2012-09-14 00:55:24 +000031struct uart_zynq {
Michal Simeka2425e62015-01-07 15:00:47 +010032 u32 control; /* 0x0 - Control Register [8:0] */
33 u32 mode; /* 0x4 - Mode Register [10:0] */
Michal Simek194846f2012-09-14 00:55:24 +000034 u32 reserved1[4];
Michal Simeka2425e62015-01-07 15:00:47 +010035 u32 baud_rate_gen; /* 0x18 - Baud Rate Generator [15:0] */
Michal Simek194846f2012-09-14 00:55:24 +000036 u32 reserved2[4];
Michal Simeka2425e62015-01-07 15:00:47 +010037 u32 channel_sts; /* 0x2c - Channel Status [11:0] */
38 u32 tx_rx_fifo; /* 0x30 - FIFO [15:0] or [7:0] */
39 u32 baud_rate_divider; /* 0x34 - Baud Rate Divider [7:0] */
Michal Simek194846f2012-09-14 00:55:24 +000040};
41
Simon Glass42800ff2015-10-17 19:41:27 -060042struct zynq_uart_priv {
43 struct uart_zynq *regs;
Michal Simek194846f2012-09-14 00:55:24 +000044};
45
Michal Simek194846f2012-09-14 00:55:24 +000046/* Set up the baud rate in gd struct */
Simon Glassc54c0a42015-10-17 19:41:22 -060047static void _uart_zynq_serial_setbrg(struct uart_zynq *regs,
48 unsigned long clock, unsigned long baud)
Michal Simek194846f2012-09-14 00:55:24 +000049{
50 /* Calculation results. */
51 unsigned int calc_bauderror, bdiv, bgen;
52 unsigned long calc_baud = 0;
Michal Simek194846f2012-09-14 00:55:24 +000053
Michal Simek04bc5c92015-04-15 13:05:06 +020054 /* Covering case where input clock is so slow */
Simon Glassc54c0a42015-10-17 19:41:22 -060055 if (clock < 1000000 && baud > 4800)
56 baud = 4800;
Michal Simek04bc5c92015-04-15 13:05:06 +020057
Michal Simek194846f2012-09-14 00:55:24 +000058 /* master clock
59 * Baud rate = ------------------
60 * bgen * (bdiv + 1)
61 *
62 * Find acceptable values for baud generation.
63 */
64 for (bdiv = 4; bdiv < 255; bdiv++) {
65 bgen = clock / (baud * (bdiv + 1));
66 if (bgen < 2 || bgen > 65535)
67 continue;
68
69 calc_baud = clock / (bgen * (bdiv + 1));
70
71 /*
72 * Use first calculated baudrate with
73 * an acceptable (<3%) error
74 */
75 if (baud > calc_baud)
76 calc_bauderror = baud - calc_baud;
77 else
78 calc_bauderror = calc_baud - baud;
79 if (((calc_bauderror * 100) / baud) < 3)
80 break;
81 }
82
83 writel(bdiv, &regs->baud_rate_divider);
84 writel(bgen, &regs->baud_rate_gen);
85}
86
Simon Glassc54c0a42015-10-17 19:41:22 -060087/* Initialize the UART, with...some settings. */
88static void _uart_zynq_serial_init(struct uart_zynq *regs)
89{
90 /* RX/TX enabled & reset */
91 writel(ZYNQ_UART_CR_TX_EN | ZYNQ_UART_CR_RX_EN | ZYNQ_UART_CR_TXRST | \
92 ZYNQ_UART_CR_RXRST, &regs->control);
93 writel(ZYNQ_UART_MR_PARITY_NONE, &regs->mode); /* 8 bit, no parity */
94}
95
Simon Glassc54c0a42015-10-17 19:41:22 -060096static int _uart_zynq_serial_putc(struct uart_zynq *regs, const char c)
97{
Michal Simek6cd0f2a2016-02-03 15:16:51 +010098 if (!(readl(&regs->channel_sts) & ZYNQ_UART_SR_TXEMPTY))
Simon Glassc54c0a42015-10-17 19:41:22 -060099 return -EAGAIN;
100
101 writel(c, &regs->tx_rx_fifo);
102
103 return 0;
104}
105
Simon Glass42800ff2015-10-17 19:41:27 -0600106int zynq_serial_setbrg(struct udevice *dev, int baudrate)
Michal Simek194846f2012-09-14 00:55:24 +0000107{
Simon Glass42800ff2015-10-17 19:41:27 -0600108 struct zynq_uart_priv *priv = dev_get_priv(dev);
Michal Simek59da82e2016-07-14 14:40:03 +0200109 unsigned long clock;
Michal Simek194846f2012-09-14 00:55:24 +0000110
Michal Simek59da82e2016-07-14 14:40:03 +0200111 int ret;
112 struct clk clk;
113
114 ret = clk_get_by_index(dev, 0, &clk);
115 if (ret < 0) {
116 dev_err(dev, "failed to get clock\n");
117 return ret;
118 }
119
120 clock = clk_get_rate(&clk);
121 if (IS_ERR_VALUE(clock)) {
122 dev_err(dev, "failed to get rate\n");
123 return clock;
124 }
125 debug("%s: CLK %ld\n", __func__, clock);
126
127 ret = clk_enable(&clk);
128 if (ret && ret != -ENOSYS) {
129 dev_err(dev, "failed to enable clock\n");
130 return ret;
131 }
Stefan Herbrechtsmeier781745b2017-01-17 16:27:30 +0100132
Simon Glass42800ff2015-10-17 19:41:27 -0600133 _uart_zynq_serial_setbrg(priv->regs, clock, baudrate);
Michal Simek194846f2012-09-14 00:55:24 +0000134
Simon Glass42800ff2015-10-17 19:41:27 -0600135 return 0;
Michal Simek194846f2012-09-14 00:55:24 +0000136}
137
Simon Glass42800ff2015-10-17 19:41:27 -0600138static int zynq_serial_probe(struct udevice *dev)
Michal Simek194846f2012-09-14 00:55:24 +0000139{
Simon Glass42800ff2015-10-17 19:41:27 -0600140 struct zynq_uart_priv *priv = dev_get_priv(dev);
141
142 _uart_zynq_serial_init(priv->regs);
143
144 return 0;
Michal Simek194846f2012-09-14 00:55:24 +0000145}
146
Simon Glass42800ff2015-10-17 19:41:27 -0600147static int zynq_serial_getc(struct udevice *dev)
Michal Simek194846f2012-09-14 00:55:24 +0000148{
Simon Glass42800ff2015-10-17 19:41:27 -0600149 struct zynq_uart_priv *priv = dev_get_priv(dev);
150 struct uart_zynq *regs = priv->regs;
Michal Simek194846f2012-09-14 00:55:24 +0000151
Simon Glass42800ff2015-10-17 19:41:27 -0600152 if (readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY)
153 return -EAGAIN;
Michal Simek194846f2012-09-14 00:55:24 +0000154
Michal Simek194846f2012-09-14 00:55:24 +0000155 return readl(&regs->tx_rx_fifo);
156}
157
Simon Glass42800ff2015-10-17 19:41:27 -0600158static int zynq_serial_putc(struct udevice *dev, const char ch)
Michal Simekc9416b92014-02-24 11:16:33 +0100159{
Simon Glass42800ff2015-10-17 19:41:27 -0600160 struct zynq_uart_priv *priv = dev_get_priv(dev);
Michal Simekc9416b92014-02-24 11:16:33 +0100161
Simon Glass42800ff2015-10-17 19:41:27 -0600162 return _uart_zynq_serial_putc(priv->regs, ch);
Michal Simekc9416b92014-02-24 11:16:33 +0100163}
Tom Rini51d81022012-10-08 14:46:23 -0700164
Simon Glass42800ff2015-10-17 19:41:27 -0600165static int zynq_serial_pending(struct udevice *dev, bool input)
Tom Rini51d81022012-10-08 14:46:23 -0700166{
Simon Glass42800ff2015-10-17 19:41:27 -0600167 struct zynq_uart_priv *priv = dev_get_priv(dev);
168 struct uart_zynq *regs = priv->regs;
169
170 if (input)
171 return !(readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY);
172 else
173 return !!(readl(&regs->channel_sts) & ZYNQ_UART_SR_TXACTIVE);
Tom Rini51d81022012-10-08 14:46:23 -0700174}
Simon Glassc54c0a42015-10-17 19:41:22 -0600175
Simon Glass42800ff2015-10-17 19:41:27 -0600176static int zynq_serial_ofdata_to_platdata(struct udevice *dev)
177{
178 struct zynq_uart_priv *priv = dev_get_priv(dev);
Simon Glass42800ff2015-10-17 19:41:27 -0600179
Simon Glassa821c4a2017-05-17 17:18:05 -0600180 priv->regs = (struct uart_zynq *)devfdt_get_addr(dev);
Simon Glass42800ff2015-10-17 19:41:27 -0600181
182 return 0;
183}
184
185static const struct dm_serial_ops zynq_serial_ops = {
186 .putc = zynq_serial_putc,
187 .pending = zynq_serial_pending,
188 .getc = zynq_serial_getc,
189 .setbrg = zynq_serial_setbrg,
190};
191
192static const struct udevice_id zynq_serial_ids[] = {
193 { .compatible = "xlnx,xuartps" },
194 { .compatible = "cdns,uart-r1p8" },
Michal Simeka2533182016-01-14 11:45:52 +0100195 { .compatible = "cdns,uart-r1p12" },
Simon Glass42800ff2015-10-17 19:41:27 -0600196 { }
197};
198
Michal Simek6bf87da2015-12-01 14:29:34 +0100199U_BOOT_DRIVER(serial_zynq) = {
Simon Glass42800ff2015-10-17 19:41:27 -0600200 .name = "serial_zynq",
201 .id = UCLASS_SERIAL,
202 .of_match = zynq_serial_ids,
203 .ofdata_to_platdata = zynq_serial_ofdata_to_platdata,
204 .priv_auto_alloc_size = sizeof(struct zynq_uart_priv),
205 .probe = zynq_serial_probe,
206 .ops = &zynq_serial_ops,
207 .flags = DM_FLAG_PRE_RELOC,
208};
209
Simon Glassc54c0a42015-10-17 19:41:22 -0600210#ifdef CONFIG_DEBUG_UART_ZYNQ
Michal Simek80dc9992016-01-05 12:49:21 +0100211static inline void _debug_uart_init(void)
Simon Glassc54c0a42015-10-17 19:41:22 -0600212{
213 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
214
215 _uart_zynq_serial_init(regs);
216 _uart_zynq_serial_setbrg(regs, CONFIG_DEBUG_UART_CLOCK,
217 CONFIG_BAUDRATE);
218}
219
220static inline void _debug_uart_putc(int ch)
221{
222 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
223
224 while (_uart_zynq_serial_putc(regs, ch) == -EAGAIN)
225 WATCHDOG_RESET();
226}
227
228DEBUG_UART_FUNCS
229
230#endif