blob: 865fdf4dbba025bce4ca8fd81ab902a998e11a60 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +00002/*
3 * (C) Copyright 2012 SAMSUNG Electronics
4 * Jaehoon Chung <jh80.chung@samsung.com>
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +00005 */
6
7#include <common.h>
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +00008#include <dwmmc.h>
Amara082a2d2013-04-27 11:42:55 +05309#include <fdtdec.h>
Masahiro Yamadab08c8c42018-03-05 01:20:11 +090010#include <linux/libfdt.h>
Amara082a2d2013-04-27 11:42:55 +053011#include <malloc.h>
Jaehoon Chungccd60a82016-07-19 16:33:34 +090012#include <errno.h>
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +000013#include <asm/arch/dwmmc.h>
14#include <asm/arch/clk.h>
Amara082a2d2013-04-27 11:42:55 +053015#include <asm/arch/pinmux.h>
Przemyslaw Marczak64029f72015-02-20 12:29:26 +010016#include <asm/arch/power.h>
Jaehoon Chung959198f2014-05-16 13:59:52 +090017#include <asm/gpio.h>
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +000018
Amara082a2d2013-04-27 11:42:55 +053019#define DWMMC_MAX_CH_NUM 4
20#define DWMMC_MAX_FREQ 52000000
21#define DWMMC_MIN_FREQ 400000
Jaehoon Chung5dab81c2015-02-04 15:48:40 +090022#define DWMMC_MMC0_SDR_TIMING_VAL 0x03030001
23#define DWMMC_MMC2_SDR_TIMING_VAL 0x03020001
24
Jaehoon Chung3537ee82016-06-30 20:57:37 +090025#ifdef CONFIG_DM_MMC
26#include <dm.h>
27DECLARE_GLOBAL_DATA_PTR;
28
29struct exynos_mmc_plat {
30 struct mmc_config cfg;
31 struct mmc mmc;
32};
33#endif
34
Jaehoon Chung5dab81c2015-02-04 15:48:40 +090035/* Exynos implmentation specific drver private data */
36struct dwmci_exynos_priv_data {
Jaehoon Chung3537ee82016-06-30 20:57:37 +090037#ifdef CONFIG_DM_MMC
38 struct dwmci_host host;
39#endif
Jaehoon Chung5dab81c2015-02-04 15:48:40 +090040 u32 sdr_timing;
41};
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +000042
Amara082a2d2013-04-27 11:42:55 +053043/*
44 * Function used as callback function to initialise the
45 * CLKSEL register for every mmc channel.
46 */
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +000047static void exynos_dwmci_clksel(struct dwmci_host *host)
48{
Jaehoon Chung5dab81c2015-02-04 15:48:40 +090049 struct dwmci_exynos_priv_data *priv = host->priv;
50
51 dwmci_writel(host, DWMCI_CLKSEL, priv->sdr_timing);
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +000052}
53
Simon Glasse3563f22015-08-30 16:55:15 -060054unsigned int exynos_dwmci_get_clk(struct dwmci_host *host, uint freq)
Amara082a2d2013-04-27 11:42:55 +053055{
Rajeshwari S Shinded3e016c2014-02-05 10:48:15 +053056 unsigned long sclk;
57 int8_t clk_div;
58
59 /*
60 * Since SDCLKIN is divided inside controller by the DIVRATIO
61 * value set in the CLKSEL register, we need to use the same output
62 * clock value to calculate the CLKDIV value.
63 * as per user manual:cclk_in = SDCLKIN / (DIVRATIO + 1)
64 */
65 clk_div = ((dwmci_readl(host, DWMCI_CLKSEL) >> DWMCI_DIVRATIO_BIT)
66 & DWMCI_DIVRATIO_MASK) + 1;
67 sclk = get_mmc_clk(host->dev_index);
68
Jaehoon Chung959198f2014-05-16 13:59:52 +090069 /*
70 * Assume to know divider value.
71 * When clock unit is broken, need to set "host->div"
72 */
73 return sclk / clk_div / (host->div + 1);
Amara082a2d2013-04-27 11:42:55 +053074}
75
Jaehoon Chung18ab6752013-11-29 20:08:57 +090076static void exynos_dwmci_board_init(struct dwmci_host *host)
77{
Jaehoon Chung5dab81c2015-02-04 15:48:40 +090078 struct dwmci_exynos_priv_data *priv = host->priv;
79
Jaehoon Chung18ab6752013-11-29 20:08:57 +090080 if (host->quirks & DWMCI_QUIRK_DISABLE_SMU) {
81 dwmci_writel(host, EMMCP_MPSBEGIN0, 0);
82 dwmci_writel(host, EMMCP_SEND0, 0);
83 dwmci_writel(host, EMMCP_CTRL0,
84 MPSCTRL_SECURE_READ_BIT |
85 MPSCTRL_SECURE_WRITE_BIT |
86 MPSCTRL_NON_SECURE_READ_BIT |
87 MPSCTRL_NON_SECURE_WRITE_BIT | MPSCTRL_VALID);
88 }
Jaehoon Chung3a33bb12015-02-04 15:48:39 +090089
Jaehoon Chung5dab81c2015-02-04 15:48:40 +090090 /* Set to timing value at initial time */
91 if (priv->sdr_timing)
Jaehoon Chung3a33bb12015-02-04 15:48:39 +090092 exynos_dwmci_clksel(host);
Jaehoon Chung18ab6752013-11-29 20:08:57 +090093}
94
Jaehoon Chungd956a672016-06-29 19:46:17 +090095static int exynos_dwmci_core_init(struct dwmci_host *host)
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +000096{
Amara082a2d2013-04-27 11:42:55 +053097 unsigned int div;
98 unsigned long freq, sclk;
Jaehoon Chung959198f2014-05-16 13:59:52 +090099
100 if (host->bus_hz)
101 freq = host->bus_hz;
102 else
103 freq = DWMMC_MAX_FREQ;
104
Amara082a2d2013-04-27 11:42:55 +0530105 /* request mmc clock vlaue of 52MHz. */
Jaehoon Chungd956a672016-06-29 19:46:17 +0900106 sclk = get_mmc_clk(host->dev_index);
Amara082a2d2013-04-27 11:42:55 +0530107 div = DIV_ROUND_UP(sclk, freq);
108 /* set the clock divisor for mmc */
Jaehoon Chungd956a672016-06-29 19:46:17 +0900109 set_mmc_clk(host->dev_index, div);
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +0000110
Amara082a2d2013-04-27 11:42:55 +0530111 host->name = "EXYNOS DWMMC";
Rajeshwari Shinde6f0b7ca2013-10-29 12:53:13 +0530112#ifdef CONFIG_EXYNOS5420
113 host->quirks = DWMCI_QUIRK_DISABLE_SMU;
114#endif
Jaehoon Chung18ab6752013-11-29 20:08:57 +0900115 host->board_init = exynos_dwmci_board_init;
Amara082a2d2013-04-27 11:42:55 +0530116
Jaehoon Chunge09bd852014-05-16 13:59:57 +0900117 host->caps = MMC_MODE_DDR_52MHz;
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +0000118 host->clksel = exynos_dwmci_clksel;
Jaehoon Chungb44fe832013-10-06 18:59:31 +0900119 host->get_mmc_clk = exynos_dwmci_get_clk;
Jaehoon Chung3537ee82016-06-30 20:57:37 +0900120
121#ifndef CONFIG_DM_MMC
Amara082a2d2013-04-27 11:42:55 +0530122 /* Add the mmc channel to be registered with mmc core */
123 if (add_dwmci(host, DWMMC_MAX_FREQ, DWMMC_MIN_FREQ)) {
Jaehoon Chungd956a672016-06-29 19:46:17 +0900124 printf("DWMMC%d registration failed\n", host->dev_index);
Amara082a2d2013-04-27 11:42:55 +0530125 return -1;
126 }
Jaehoon Chung3537ee82016-06-30 20:57:37 +0900127#endif
128
Jaehoon Chungd0ebbb82012-10-15 19:10:31 +0000129 return 0;
130}
131
Jaehoon Chung959198f2014-05-16 13:59:52 +0900132static struct dwmci_host dwmci_host[DWMMC_MAX_CH_NUM];
133
134static int do_dwmci_init(struct dwmci_host *host)
135{
Jaehoon Chungd956a672016-06-29 19:46:17 +0900136 int flag, err;
Jaehoon Chung959198f2014-05-16 13:59:52 +0900137
138 flag = host->buswidth == 8 ? PINMUX_FLAG_8BIT_MODE : PINMUX_FLAG_NONE;
139 err = exynos_pinmux_config(host->dev_id, flag);
140 if (err) {
Jaehoon Chungd956a672016-06-29 19:46:17 +0900141 printf("DWMMC%d not configure\n", host->dev_index);
Jaehoon Chung959198f2014-05-16 13:59:52 +0900142 return err;
143 }
144
Jaehoon Chungd956a672016-06-29 19:46:17 +0900145 return exynos_dwmci_core_init(host);
Jaehoon Chung959198f2014-05-16 13:59:52 +0900146}
147
148static int exynos_dwmci_get_config(const void *blob, int node,
149 struct dwmci_host *host)
150{
151 int err = 0;
Jaehoon Chung5dab81c2015-02-04 15:48:40 +0900152 u32 base, timing[3];
153 struct dwmci_exynos_priv_data *priv;
154
155 priv = malloc(sizeof(struct dwmci_exynos_priv_data));
156 if (!priv) {
Masahiro Yamada9b643e32017-09-16 14:10:41 +0900157 pr_err("dwmci_exynos_priv_data malloc fail!\n");
Jaehoon Chung5dab81c2015-02-04 15:48:40 +0900158 return -ENOMEM;
159 }
Jaehoon Chung959198f2014-05-16 13:59:52 +0900160
161 /* Extract device id for each mmc channel */
162 host->dev_id = pinmux_decode_periph_id(blob, node);
163
Jaehoon Chung959198f2014-05-16 13:59:52 +0900164 host->dev_index = fdtdec_get_int(blob, node, "index", host->dev_id);
165 if (host->dev_index == host->dev_id)
166 host->dev_index = host->dev_id - PERIPH_ID_SDMMC0;
167
Jaehoon Chungce757b12016-06-29 19:46:16 +0900168 if (host->dev_index > 4) {
169 printf("DWMMC%d: Can't get the dev index\n", host->dev_index);
Suniel Mahesh0e1746a2017-10-05 11:48:56 +0530170 free(priv);
Jaehoon Chungce757b12016-06-29 19:46:16 +0900171 return -EINVAL;
172 }
173
Jaehoon Chung70f6d392016-06-29 19:46:18 +0900174 /* Get the bus width from the device node (Default is 4bit buswidth) */
175 host->buswidth = fdtdec_get_int(blob, node, "samsung,bus-width", 4);
Jaehoon Chungdfcb6832014-11-28 20:42:33 +0900176
Jaehoon Chung959198f2014-05-16 13:59:52 +0900177 /* Set the base address from the device node */
178 base = fdtdec_get_addr(blob, node, "reg");
179 if (!base) {
Jaehoon Chungdfcb6832014-11-28 20:42:33 +0900180 printf("DWMMC%d: Can't get base address\n", host->dev_index);
Suniel Mahesh0e1746a2017-10-05 11:48:56 +0530181 free(priv);
Jaehoon Chung959198f2014-05-16 13:59:52 +0900182 return -EINVAL;
183 }
184 host->ioaddr = (void *)base;
185
186 /* Extract the timing info from the node */
187 err = fdtdec_get_int_array(blob, node, "samsung,timing", timing, 3);
188 if (err) {
Jaehoon Chungdfcb6832014-11-28 20:42:33 +0900189 printf("DWMMC%d: Can't get sdr-timings for devider\n",
190 host->dev_index);
Suniel Mahesh0e1746a2017-10-05 11:48:56 +0530191 free(priv);
Jaehoon Chung959198f2014-05-16 13:59:52 +0900192 return -EINVAL;
193 }
194
Jaehoon Chung5dab81c2015-02-04 15:48:40 +0900195 priv->sdr_timing = (DWMCI_SET_SAMPLE_CLK(timing[0]) |
Jaehoon Chung959198f2014-05-16 13:59:52 +0900196 DWMCI_SET_DRV_CLK(timing[1]) |
197 DWMCI_SET_DIV_RATIO(timing[2]));
Jaehoon Chung5dab81c2015-02-04 15:48:40 +0900198
199 /* sdr_timing didn't assigned anything, use the default value */
200 if (!priv->sdr_timing) {
201 if (host->dev_index == 0)
202 priv->sdr_timing = DWMMC_MMC0_SDR_TIMING_VAL;
203 else if (host->dev_index == 2)
204 priv->sdr_timing = DWMMC_MMC2_SDR_TIMING_VAL;
205 }
Jaehoon Chung959198f2014-05-16 13:59:52 +0900206
207 host->fifoth_val = fdtdec_get_int(blob, node, "fifoth_val", 0);
208 host->bus_hz = fdtdec_get_int(blob, node, "bus_hz", 0);
209 host->div = fdtdec_get_int(blob, node, "div", 0);
210
Jaehoon Chung5dab81c2015-02-04 15:48:40 +0900211 host->priv = priv;
212
Jaehoon Chung959198f2014-05-16 13:59:52 +0900213 return 0;
214}
215
216static int exynos_dwmci_process_node(const void *blob,
217 int node_list[], int count)
218{
219 struct dwmci_host *host;
220 int i, node, err;
Amara082a2d2013-04-27 11:42:55 +0530221
222 for (i = 0; i < count; i++) {
Jaehoon Chung959198f2014-05-16 13:59:52 +0900223 node = node_list[i];
Amara082a2d2013-04-27 11:42:55 +0530224 if (node <= 0)
225 continue;
Jaehoon Chung959198f2014-05-16 13:59:52 +0900226 host = &dwmci_host[i];
227 err = exynos_dwmci_get_config(blob, node, host);
Amara082a2d2013-04-27 11:42:55 +0530228 if (err) {
Jaehoon Chungdfcb6832014-11-28 20:42:33 +0900229 printf("%s: failed to decode dev %d\n", __func__, i);
Amara082a2d2013-04-27 11:42:55 +0530230 return err;
231 }
232
Jaehoon Chung959198f2014-05-16 13:59:52 +0900233 do_dwmci_init(host);
Amara082a2d2013-04-27 11:42:55 +0530234 }
235 return 0;
236}
Jaehoon Chung959198f2014-05-16 13:59:52 +0900237
238int exynos_dwmmc_init(const void *blob)
239{
Jaehoon Chung959198f2014-05-16 13:59:52 +0900240 int node_list[DWMMC_MAX_CH_NUM];
Przemyslaw Marczak64029f72015-02-20 12:29:26 +0100241 int boot_dev_node;
Jaehoon Chung959198f2014-05-16 13:59:52 +0900242 int err = 0, count;
243
Jaehoon Chung959198f2014-05-16 13:59:52 +0900244 count = fdtdec_find_aliases_for_id(blob, "mmc",
Jaehoon Chungd956a672016-06-29 19:46:17 +0900245 COMPAT_SAMSUNG_EXYNOS_DWMMC, node_list,
246 DWMMC_MAX_CH_NUM);
Przemyslaw Marczak64029f72015-02-20 12:29:26 +0100247
248 /* For DWMMC always set boot device as mmc 0 */
249 if (count >= 3 && get_boot_mode() == BOOT_MODE_SD) {
250 boot_dev_node = node_list[2];
251 node_list[2] = node_list[0];
252 node_list[0] = boot_dev_node;
253 }
254
Jaehoon Chung959198f2014-05-16 13:59:52 +0900255 err = exynos_dwmci_process_node(blob, node_list, count);
256
257 return err;
258}
Jaehoon Chung3537ee82016-06-30 20:57:37 +0900259
260#ifdef CONFIG_DM_MMC
261static int exynos_dwmmc_probe(struct udevice *dev)
262{
263 struct exynos_mmc_plat *plat = dev_get_platdata(dev);
264 struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
265 struct dwmci_exynos_priv_data *priv = dev_get_priv(dev);
266 struct dwmci_host *host = &priv->host;
267 int err;
268
Simon Glasse160f7d2017-01-17 16:52:55 -0700269 err = exynos_dwmci_get_config(gd->fdt_blob, dev_of_offset(dev), host);
Jaehoon Chung3537ee82016-06-30 20:57:37 +0900270 if (err)
271 return err;
272 err = do_dwmci_init(host);
273 if (err)
274 return err;
275
Jaehoon Chunge5113c32016-09-23 19:13:16 +0900276 dwmci_setup_cfg(&plat->cfg, host, DWMMC_MAX_FREQ, DWMMC_MIN_FREQ);
Jaehoon Chung3537ee82016-06-30 20:57:37 +0900277 host->mmc = &plat->mmc;
278 host->mmc->priv = &priv->host;
279 host->priv = dev;
280 upriv->mmc = host->mmc;
281
282 return dwmci_probe(dev);
283}
284
285static int exynos_dwmmc_bind(struct udevice *dev)
286{
287 struct exynos_mmc_plat *plat = dev_get_platdata(dev);
Jaehoon Chung3537ee82016-06-30 20:57:37 +0900288
Masahiro Yamada24f5aec2016-09-06 22:17:32 +0900289 return dwmci_bind(dev, &plat->mmc, &plat->cfg);
Jaehoon Chung3537ee82016-06-30 20:57:37 +0900290}
291
292static const struct udevice_id exynos_dwmmc_ids[] = {
293 { .compatible = "samsung,exynos4412-dw-mshc" },
294 { }
295};
296
297U_BOOT_DRIVER(exynos_dwmmc_drv) = {
298 .name = "exynos_dwmmc",
299 .id = UCLASS_MMC,
300 .of_match = exynos_dwmmc_ids,
301 .bind = exynos_dwmmc_bind,
302 .ops = &dm_dwmci_ops,
303 .probe = exynos_dwmmc_probe,
304 .priv_auto_alloc_size = sizeof(struct dwmci_exynos_priv_data),
305 .platdata_auto_alloc_size = sizeof(struct exynos_mmc_plat),
306};
307#endif