blob: 715616d5445b872bca0db030e343a5e2d4f3bb23 [file] [log] [blame]
Mingkai Hua8d97582013-07-04 17:33:43 +08001/*
2 * Copyright 2013 Freescale Semiconductor, Inc.
3 *
York Sun3aab0cd2013-08-12 14:57:12 -07004 * SPDX-License-Identifier: GPL-2.0+
Mingkai Hua8d97582013-07-04 17:33:43 +08005 */
6
7/*
8 * C29XPCIE board configuration file
9 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14#define CONFIG_PHYS_64BIT
15
16#ifdef CONFIG_C29XPCIE
17#define CONFIG_PPC_C29X
18#endif
19
20#ifdef CONFIG_SPIFLASH
21#define CONFIG_RAMBOOT_SPIFLASH
22#define CONFIG_SYS_TEXT_BASE 0x11000000
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053023#define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
Mingkai Hua8d97582013-07-04 17:33:43 +080024#endif
25
Po Liueb6b4582014-01-10 10:10:59 +080026#ifdef CONFIG_NAND
Po Liueb6b4582014-01-10 10:10:59 +080027#ifdef CONFIG_TPL_BUILD
28#define CONFIG_SPL_NAND_BOOT
29#define CONFIG_SPL_FLUSH_IMAGE
30#define CONFIG_SPL_ENV_SUPPORT
31#define CONFIG_SPL_NAND_INIT
32#define CONFIG_SPL_SERIAL_SUPPORT
33#define CONFIG_SPL_LIBGENERIC_SUPPORT
34#define CONFIG_SPL_LIBCOMMON_SUPPORT
35#define CONFIG_SPL_I2C_SUPPORT
36#define CONFIG_SPL_DRIVERS_MISC_SUPPORT
37#define CONFIG_SPL_NAND_SUPPORT
38#define CONFIG_SPL_MPC8XXX_INIT_DDR_SUPPORT
39#define CONFIG_SPL_COMMON_INIT_DDR
40#define CONFIG_SPL_MAX_SIZE (128 << 10)
41#define CONFIG_SPL_TEXT_BASE 0xf8f81000
42#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053043#define CONFIG_SYS_NAND_U_BOOT_SIZE (832 << 10)
Po Liueb6b4582014-01-10 10:10:59 +080044#define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
45#define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
46#define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
47#elif defined(CONFIG_SPL_BUILD)
48#define CONFIG_SPL_INIT_MINIMAL
49#define CONFIG_SPL_SERIAL_SUPPORT
50#define CONFIG_SPL_NAND_SUPPORT
51#define CONFIG_SPL_NAND_MINIMAL
52#define CONFIG_SPL_FLUSH_IMAGE
53#define CONFIG_SPL_TEXT_BASE 0xff800000
54#define CONFIG_SPL_MAX_SIZE 8192
55#define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
56#define CONFIG_SYS_NAND_U_BOOT_DST 0xf8f80000
57#define CONFIG_SYS_NAND_U_BOOT_START 0xf8f80000
58#define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
59#endif
60#define CONFIG_SPL_PAD_TO 0x20000
61#define CONFIG_TPL_PAD_TO 0x20000
62#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
63#define CONFIG_SYS_TEXT_BASE 0x11001000
64#define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
65#endif
66
Mingkai Hua8d97582013-07-04 17:33:43 +080067#ifndef CONFIG_SYS_TEXT_BASE
Prabhakar Kushwahae222b1f2014-01-14 11:34:26 +053068#define CONFIG_SYS_TEXT_BASE 0xeff40000
Mingkai Hua8d97582013-07-04 17:33:43 +080069#endif
70
71#ifndef CONFIG_RESET_VECTOR_ADDRESS
72#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
73#endif
74
Po Liueb6b4582014-01-10 10:10:59 +080075#ifdef CONFIG_SPL_BUILD
76#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
77#else
78#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
79#endif
80
81#ifdef CONFIG_SPL_BUILD
82#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Mingkai Hua8d97582013-07-04 17:33:43 +080083#endif
84
85/* High Level Configuration Options */
86#define CONFIG_BOOKE /* BOOKE */
87#define CONFIG_E500 /* BOOKE e500 family */
Mingkai Hua8d97582013-07-04 17:33:43 +080088#define CONFIG_FSL_IFC /* Enable IFC Support */
89#define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
90
91#define CONFIG_PCI /* Enable PCI/PCIE */
92#ifdef CONFIG_PCI
93#define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
94#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
95#define CONFIG_PCI_INDIRECT_BRIDGE
96#define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
97#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
98
99#define CONFIG_CMD_NET
100#define CONFIG_CMD_PCI
101
102#define CONFIG_E1000
103
104/*
105 * PCI Windows
106 * Memory space is mapped 1-1, but I/O space must start from 0.
107 */
108/* controller 1, Slot 1, tgtid 1, Base address a000 */
109#define CONFIG_SYS_PCIE1_NAME "Slot 1"
110#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
111#define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
112#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
113#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
114#define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
115#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
116#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
117#define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
118
119#define CONFIG_PCI_PNP /* do pci plug-and-play */
120
121#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
122#define CONFIG_DOS_PARTITION
123#endif
124
125#define CONFIG_FSL_LAW /* Use common FSL init code */
126#define CONFIG_TSEC_ENET
127#define CONFIG_ENV_OVERWRITE
128
129#define CONFIG_DDR_CLK_FREQ 100000000
130#define CONFIG_SYS_CLK_FREQ 66666666
131
132#define CONFIG_HWCONFIG
133
134/*
135 * These can be toggled for performance analysis, otherwise use default.
136 */
137#define CONFIG_L2_CACHE /* toggle L2 cache */
138#define CONFIG_BTB /* toggle branch predition */
139
140#define CONFIG_ADDR_STREAMING /* toggle addr streaming */
141
142#define CONFIG_ENABLE_36BIT_PHYS
143
144#define CONFIG_ADDR_MAP 1
145#define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
146
147#define CONFIG_SYS_MEMTEST_START 0x00200000
148#define CONFIG_SYS_MEMTEST_END 0x00400000
149#define CONFIG_PANIC_HANG
150
151/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -0700152#define CONFIG_SYS_FSL_DDR3
Mingkai Hua8d97582013-07-04 17:33:43 +0800153#define CONFIG_DDR_SPD
154#define CONFIG_SYS_SPD_BUS_NUM 0
155#define SPD_EEPROM_ADDRESS 0x50
156#define CONFIG_SYS_DDR_RAW_TIMING
157
158/* DDR ECC Setup*/
159#define CONFIG_DDR_ECC
160#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
161#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
162
163#define CONFIG_SYS_SDRAM_SIZE 512
164#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
165#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
166
167#define CONFIG_DIMM_SLOTS_PER_CTLR 1
168#define CONFIG_CHIP_SELECTS_PER_CTRL 1
169
170#define CONFIG_SYS_CCSRBAR 0xffe00000
171#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
172
173/* Platform SRAM setting */
174#define CONFIG_SYS_PLATFORM_SRAM_BASE 0xffb00000
175#define CONFIG_SYS_PLATFORM_SRAM_BASE_PHYS \
176 (0xf00000000ull | CONFIG_SYS_PLATFORM_SRAM_BASE)
177#define CONFIG_SYS_PLATFORM_SRAM_SIZE (512 << 10)
178
Po Liueb6b4582014-01-10 10:10:59 +0800179#ifdef CONFIG_SPL_BUILD
180#define CONFIG_SYS_NO_FLASH
181#endif
182
Mingkai Hua8d97582013-07-04 17:33:43 +0800183/*
184 * IFC Definitions
185 */
186/* NOR Flash on IFC */
187#define CONFIG_SYS_FLASH_BASE 0xec000000
188#define CONFIG_SYS_MAX_FLASH_SECT 512 /* 64M */
189
190#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
191
192#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE_PHYS }
193#define CONFIG_SYS_MAX_FLASH_BANKS 1
194
195#define CONFIG_SYS_FLASH_QUIET_TEST
196#define CONFIG_FLASH_SHOW_PROGRESS 45
197#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* in ms */
198#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* in ms */
199
200/* 16Bit NOR Flash - S29GL512S10TFI01 */
201#define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
202 CSPR_PORT_SIZE_16 | \
203 CSPR_MSEL_NOR | \
204 CSPR_V)
205#define CONFIG_SYS_NOR_AMASK IFC_AMASK(64*1024*1024)
206#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(4)
Po Liuac2785c2013-08-21 14:22:18 +0800207
Mingkai Hua8d97582013-07-04 17:33:43 +0800208#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
209 FTIM0_NOR_TEADC(0x5) | \
210 FTIM0_NOR_TEAHC(0x5))
Po Liuac2785c2013-08-21 14:22:18 +0800211#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
212 FTIM1_NOR_TRAD_NOR(0x1A) |\
213 FTIM1_NOR_TSEQRAD_NOR(0x13))
Mingkai Hua8d97582013-07-04 17:33:43 +0800214#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
215 FTIM2_NOR_TCH(0x4) | \
Po Liuac2785c2013-08-21 14:22:18 +0800216 FTIM2_NOR_TWPH(0x0E) | \
Mingkai Hua8d97582013-07-04 17:33:43 +0800217 FTIM2_NOR_TWP(0x1c))
218#define CONFIG_SYS_NOR_FTIM3 0x0
219
220/* CFI for NOR Flash */
221#define CONFIG_FLASH_CFI_DRIVER
222#define CONFIG_SYS_FLASH_CFI
223#define CONFIG_SYS_FLASH_EMPTY_INFO
224#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
225
226/* NAND Flash on IFC */
227#define CONFIG_NAND_FSL_IFC
228#define CONFIG_SYS_NAND_BASE 0xff800000
229#define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
230
231#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
232
233#define CONFIG_SYS_MAX_NAND_DEVICE 1
234#define CONFIG_MTD_NAND_VERIFY_WRITE
235#define CONFIG_CMD_NAND
Po Liueb6b4582014-01-10 10:10:59 +0800236#define CONFIG_SYS_NAND_BLOCK_SIZE (1024 * 1024)
Mingkai Hua8d97582013-07-04 17:33:43 +0800237
238/* 8Bit NAND Flash - K9F1G08U0B */
239#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
240 | CSPR_PORT_SIZE_8 \
241 | CSPR_MSEL_NAND \
242 | CSPR_V)
243#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
Prabhakar Kushwahaaffd5202013-10-04 10:05:50 +0530244#define CONFIG_SYS_NAND_OOBSIZE 0x00000280 /* 640b */
Mingkai Hua8d97582013-07-04 17:33:43 +0800245#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
246 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
247 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Prabhakar Kushwahaaffd5202013-10-04 10:05:50 +0530248 | CSOR_NAND_RAL_3 /* RAL = 3 Bytes */ \
249 | CSOR_NAND_PGS_8K /* Page Size = 8K */ \
250 | CSOR_NAND_SPRZ_CSOR_EXT /*oob in csor_ext*/\
251 | CSOR_NAND_PB(128)) /*128 Pages Per Block*/
Mingkai Hua8d97582013-07-04 17:33:43 +0800252#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x01) | \
253 FTIM0_NAND_TWP(0x0c) | \
254 FTIM0_NAND_TWCHT(0x08) | \
255 FTIM0_NAND_TWH(0x06))
256#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x28) | \
257 FTIM1_NAND_TWBE(0x1d) | \
258 FTIM1_NAND_TRR(0x08) | \
259 FTIM1_NAND_TRP(0x0c))
260#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0c) | \
261 FTIM2_NAND_TREH(0x0a) | \
262 FTIM2_NAND_TWHRE(0x18))
263#define CONFIG_SYS_NAND_FTIM3 (FTIM3_NAND_TWW(0x04))
264
265#define CONFIG_SYS_NAND_DDR_LAW 11
266
267/* Set up IFC registers for boot location NOR/NAND */
Po Liueb6b4582014-01-10 10:10:59 +0800268#ifdef CONFIG_NAND
269#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
270#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
271#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
272#define CONFIG_SYS_CSOR0_EXT CONFIG_SYS_NAND_OOBSIZE
273#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
274#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
275#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
276#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
277#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
278#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
279#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
280#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
281#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
282#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
283#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
284#else
Mingkai Hua8d97582013-07-04 17:33:43 +0800285#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
286#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
287#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
288#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
289#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
290#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
291#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
292#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
293#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
294#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
Prabhakar Kushwahaaffd5202013-10-04 10:05:50 +0530295#define CONFIG_SYS_CSOR1_EXT CONFIG_SYS_NAND_OOBSIZE
Mingkai Hua8d97582013-07-04 17:33:43 +0800296#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
297#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
298#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
299#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
Po Liueb6b4582014-01-10 10:10:59 +0800300#endif
Mingkai Hua8d97582013-07-04 17:33:43 +0800301
302/* CPLD on IFC, selected by CS2 */
303#define CONFIG_SYS_CPLD_BASE 0xffdf0000
304#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull \
305 | CONFIG_SYS_CPLD_BASE)
306
307#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
308 | CSPR_PORT_SIZE_8 \
309 | CSPR_MSEL_GPCM \
310 | CSPR_V)
311#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
312#define CONFIG_SYS_CSOR2 0x0
313/* CPLD Timing parameters for IFC CS2 */
314#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
315 FTIM0_GPCM_TEADC(0x0e) | \
316 FTIM0_GPCM_TEAHC(0x0e))
317#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
318 FTIM1_GPCM_TRAD(0x1f))
319#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Shaohui Xiede519162014-06-26 14:41:33 +0800320 FTIM2_GPCM_TCH(0x8) | \
Mingkai Hua8d97582013-07-04 17:33:43 +0800321 FTIM2_GPCM_TWP(0x1f))
322#define CONFIG_SYS_CS2_FTIM3 0x0
323
324#if defined(CONFIG_RAMBOOT_SPIFLASH)
325#define CONFIG_SYS_RAMBOOT
326#define CONFIG_SYS_EXTRA_ENV_RELOC
327#endif
328
329#define CONFIG_BOARD_EARLY_INIT_R
330
331#define CONFIG_SYS_INIT_RAM_LOCK
332#define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000
333#define CONFIG_SYS_INIT_RAM_END 0x00004000
334
335#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END \
336 - GENERATED_GBL_DATA_SIZE)
337#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
338
Prabhakar Kushwaha9307cba2014-03-31 15:31:48 +0530339#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Po Liueb6b4582014-01-10 10:10:59 +0800340#define CONFIG_SYS_MALLOC_LEN (2 * 1024 * 1024)
341
342/*
343 * Config the L2 Cache as L2 SRAM
344 */
345#if defined(CONFIG_SPL_BUILD)
346#if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
347#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
348#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
349#define CONFIG_SYS_L2_SIZE (256 << 10)
350#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
351#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
352#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
353#define CONFIG_SPL_RELOC_STACK_SIZE (32 << 10)
354#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 160 * 1024)
355#define CONFIG_SPL_RELOC_MALLOC_SIZE (96 << 10)
356#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
357#elif defined(CONFIG_NAND)
358#ifdef CONFIG_TPL_BUILD
359#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
360#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
361#define CONFIG_SYS_L2_SIZE (256 << 10)
362#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
363#define CONFIG_SPL_RELOC_TEXT_BASE 0xf8f81000
364#define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
365#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
366#define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
367#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
368#else
369#define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
370#define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
371#define CONFIG_SYS_L2_SIZE (256 << 10)
372#define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
373#define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
374#define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
375#endif
376#endif
377#endif
Mingkai Hua8d97582013-07-04 17:33:43 +0800378
379/* Serial Port */
380#define CONFIG_CONS_INDEX 1
381#define CONFIG_SYS_NS16550
382#define CONFIG_SYS_NS16550_SERIAL
383#define CONFIG_SYS_NS16550_REG_SIZE 1
384#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
385
Po Liueb6b4582014-01-10 10:10:59 +0800386#if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
387#define CONFIG_NS16550_MIN_FUNCTIONS
388#endif
389
Mingkai Hua8d97582013-07-04 17:33:43 +0800390#define CONFIG_SERIAL_MULTI /* Enable both serial ports */
391#define CONFIG_SYS_CONSOLE_IS_IN_ENV
392
393#define CONFIG_SYS_BAUDRATE_TABLE \
394 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
395
396#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
397#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
398
399/* Use the HUSH parser */
400#define CONFIG_SYS_HUSH_PARSER
401
402/*
403 * Pass open firmware flat tree
404 */
405#define CONFIG_OF_LIBFDT
406#define CONFIG_OF_BOARD_SETUP
407#define CONFIG_OF_STDOUT_VIA_ALIAS
408
409/* new uImage format support */
410#define CONFIG_FIT
411#define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
412
413#define CONFIG_SYS_I2C
414#define CONFIG_SYS_I2C_FSL
415#define CONFIG_SYS_FSL_I2C_SPEED 400000
416#define CONFIG_SYS_FSL_I2C2_SPEED 400000
417#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
418#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
419#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
420#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
421
422/* I2C EEPROM */
423/* enable read and write access to EEPROM */
424#define CONFIG_CMD_EEPROM
425#define CONFIG_SYS_I2C_MULTI_EEPROMS
426#define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
427#define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
428#define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
429
430#define CONFIG_CMD_I2C
431
432/* eSPI - Enhanced SPI */
433#define CONFIG_FSL_ESPI
434#define CONFIG_SPI_FLASH
435#define CONFIG_SPI_FLASH_SPANSION
436#define CONFIG_SPI_FLASH_EON
437#define CONFIG_CMD_SF
438#define CONFIG_SF_DEFAULT_SPEED 10000000
439#define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
440
441#ifdef CONFIG_TSEC_ENET
442#define CONFIG_NET_MULTI
443#define CONFIG_MII /* MII PHY management */
444#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
445#define CONFIG_TSEC1 1
446#define CONFIG_TSEC1_NAME "eTSEC1"
447#define CONFIG_TSEC2 1
448#define CONFIG_TSEC2_NAME "eTSEC2"
449
450/* Default mode is RGMII mode */
451#define TSEC1_PHY_ADDR 0
452#define TSEC2_PHY_ADDR 2
453
454#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
455#define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
456
457#define CONFIG_ETHPRIME "eTSEC1"
458
459#define CONFIG_PHY_GIGE
460#endif /* CONFIG_TSEC_ENET */
461
462/*
463 * Environment
464 */
465#if defined(CONFIG_SYS_RAMBOOT)
466#if defined(CONFIG_RAMBOOT_SPIFLASH)
467#define CONFIG_ENV_IS_IN_SPI_FLASH
468#define CONFIG_ENV_SPI_BUS 0
469#define CONFIG_ENV_SPI_CS 0
470#define CONFIG_ENV_SPI_MAX_HZ 10000000
471#define CONFIG_ENV_SPI_MODE 0
472#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
473#define CONFIG_ENV_SECT_SIZE 0x10000
474#define CONFIG_ENV_SIZE 0x2000
475#endif
Po Liueb6b4582014-01-10 10:10:59 +0800476#elif defined(CONFIG_NAND)
477#define CONFIG_ENV_IS_IN_NAND
478#ifdef CONFIG_TPL_BUILD
479#define CONFIG_ENV_SIZE 0x2000
480#define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
481#else
482#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
483#define CONFIG_ENV_RANGE CONFIG_ENV_SIZE
484#endif
485#define CONFIG_ENV_OFFSET CONFIG_SYS_NAND_BLOCK_SIZE
Mingkai Hua8d97582013-07-04 17:33:43 +0800486#else
487#define CONFIG_ENV_IS_IN_FLASH
Mingkai Hua8d97582013-07-04 17:33:43 +0800488#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
Mingkai Hua8d97582013-07-04 17:33:43 +0800489#define CONFIG_ENV_SIZE 0x2000
490#define CONFIG_ENV_SECT_SIZE 0x20000
491#endif
492
493#define CONFIG_LOADS_ECHO
494#define CONFIG_SYS_LOADS_BAUD_CHANGE
495
496/*
497 * Command line configuration.
498 */
499#include <config_cmd_default.h>
500
501#define CONFIG_CMD_ERRATA
502#define CONFIG_CMD_ELF
503#define CONFIG_CMD_IRQ
504#define CONFIG_CMD_MII
505#define CONFIG_CMD_PING
506#define CONFIG_CMD_SETEXPR
507#define CONFIG_CMD_REGINFO
508
509/*
510 * Miscellaneous configurable options
511 */
512#define CONFIG_SYS_LONGHELP /* undef to save memory */
513#define CONFIG_CMDLINE_EDITING /* Command-line editing */
514#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
515#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Mingkai Hua8d97582013-07-04 17:33:43 +0800516
517#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
518#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
519 /* Print Buffer Size */
520#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
521#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE/* Boot Argument Buffer Size */
Mingkai Hua8d97582013-07-04 17:33:43 +0800522
523/*
524 * For booting Linux, the board info and command line data
525 * have to be in the first 64 MB of memory, since this is
526 * the maximum mapped by the Linux kernel during initialization.
527 */
528#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
529#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
530
531/*
532 * Environment Configuration
533 */
534
535#ifdef CONFIG_TSEC_ENET
536#define CONFIG_HAS_ETH0
537#define CONFIG_HAS_ETH1
538#endif
539
540#define CONFIG_ROOTPATH "/opt/nfsroot"
541#define CONFIG_BOOTFILE "uImage"
542#define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
543
544/* default location for tftp and bootm */
545#define CONFIG_LOADADDR 1000000
546
547#define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */
548
549#define CONFIG_BAUDRATE 115200
550
Po Liu9c25ee62013-09-26 09:40:11 +0800551#define CONFIG_DEF_HWCONFIG fsl_ddr:ecc=on
552
Mingkai Hua8d97582013-07-04 17:33:43 +0800553#define CONFIG_EXTRA_ENV_SETTINGS \
554 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
555 "netdev=eth0\0" \
556 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
557 "loadaddr=1000000\0" \
558 "consoledev=ttyS0\0" \
559 "ramdiskaddr=2000000\0" \
560 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
561 "fdtaddr=c00000\0" \
562 "fdtfile=name/of/device-tree.dtb\0" \
563 "othbootargs=ramdisk_size=600000\0" \
564
565#define CONFIG_RAMBOOTCOMMAND \
566 "setenv bootargs root=/dev/ram rw " \
567 "console=$consoledev,$baudrate $othbootargs; " \
568 "tftp $ramdiskaddr $ramdiskfile;" \
569 "tftp $loadaddr $bootfile;" \
570 "tftp $fdtaddr $fdtfile;" \
571 "bootm $loadaddr $ramdiskaddr $fdtaddr"
572
573#define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
574
575#endif /* __CONFIG_H */