blob: 42481ab6e147bb603bf5cdd958d1f0ad7ab72dd5 [file] [log] [blame]
Piotr Wilczek4d6c9672013-09-20 15:01:27 +02001/*
2 * Copyright (C) 2013 Samsung Electronics
3 * Sanghee Kim <sh0130.kim@samsung.com>
4 * Piotr Wilczek <p.wilczek@samsung.com>
5 *
6 * Configuation settings for the SAMSUNG TRATS2 (EXYNOS4412) board.
7 *
8 * SPDX-License-Identifier: GPL-2.0+
9 */
10
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010011#ifndef __CONFIG_TRATS2_H
12#define __CONFIG_TRATS2_H
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020013
Simon Glass4c7bb1d2014-10-07 22:01:44 -060014#include <configs/exynos4-common.h>
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020015
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010016#define CONFIG_SYS_PROMPT "Trats2 # " /* Monitor Command Prompt */
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020017
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020018
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010019#define CONFIG_TIZEN /* TIZEN lib */
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020020
Łukasz Majewskic4e96db2014-01-14 08:02:26 +010021#define CONFIG_SYS_L2CACHE_OFF
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020022#ifndef CONFIG_SYS_L2CACHE_OFF
23#define CONFIG_SYS_L2_PL310
24#define CONFIG_SYS_PL310_BASE 0x10502000
25#endif
26
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010027/* TRATS2 has 4 banks of DRAM */
28#define CONFIG_NR_DRAM_BANKS 4
29#define CONFIG_SYS_SDRAM_BASE 0x40000000
30#define PHYS_SDRAM_1 CONFIG_SYS_SDRAM_BASE
31#define SDRAM_BANK_SIZE (256 << 20) /* 256 MB */
32/* memtest works on */
33#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE
34#define CONFIG_SYS_MEMTEST_END (CONFIG_SYS_SDRAM_BASE + 0x5E00000)
35#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x3E00000)
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020036
Łukasz Majewski00b132b2014-03-19 14:47:06 +010037#define CONFIG_SYS_TEXT_BASE 0x43e00000
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020038
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020039/* select serial console configuration */
40#define CONFIG_SERIAL2
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020041#define CONFIG_BAUDRATE 115200
42
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010043/* Console configuration */
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020044#define CONFIG_SYS_CONSOLE_INFO_QUIET
45#define CONFIG_SYS_CONSOLE_IS_IN_ENV
46
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010047#define CONFIG_BOOTARGS "Please use defined boot"
48#define CONFIG_BOOTCOMMAND "run mmcboot"
Łukasz Majewski2ee93242014-04-09 10:44:33 +020049#define CONFIG_DEFAULT_CONSOLE "console=ttySAC2,115200n8\0"
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +010050
51#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_LOAD_ADDR \
52 - GENERATED_GBL_DATA_SIZE)
53
54#define CONFIG_SYS_MEM_TOP_HIDE (1 << 20) /* ram console */
55
56#define CONFIG_SYS_MONITOR_BASE 0x00000000
57
58#define CONFIG_ENV_IS_IN_MMC
59#define CONFIG_SYS_MMC_ENV_DEV CONFIG_MMC_DEFAULT_DEV
60#define CONFIG_ENV_SIZE 4096
61#define CONFIG_ENV_OFFSET ((32 - 4) << 10) /* 32KiB - 4KiB */
62
63#define CONFIG_ENV_OVERWRITE
64
Piotr Wilczek8c57fb72014-01-22 15:54:36 +010065#define CONFIG_ENV_VARS_UBOOT_CONFIG
66#define CONFIG_ENV_VARS_UBOOT_RUNTIME_CONFIG
67
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020068/* Tizen - partitions definitions */
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010069#define PARTS_CSA "csa-mmc"
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020070#define PARTS_BOOT "boot"
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010071#define PARTS_QBOOT "qboot"
Piotr Wilczekdca36682013-11-27 11:11:02 +010072#define PARTS_CSC "csc"
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020073#define PARTS_ROOT "platform"
74#define PARTS_DATA "data"
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020075#define PARTS_UMS "ums"
76
77#define PARTS_DEFAULT \
Piotr Wilczeka5e15bb2013-12-30 09:40:40 +010078 "uuid_disk=${uuid_gpt_disk};" \
Piotr Wilczekdca36682013-11-27 11:11:02 +010079 "name="PARTS_CSA",start=5MiB,size=8MiB,uuid=${uuid_gpt_"PARTS_CSA"};" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010080 "name="PARTS_BOOT",size=60MiB,uuid=${uuid_gpt_"PARTS_BOOT"};" \
81 "name="PARTS_QBOOT",size=100MiB,uuid=${uuid_gpt_"PARTS_QBOOT"};" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020082 "name="PARTS_CSC",size=150MiB,uuid=${uuid_gpt_"PARTS_CSC"};" \
Piotr Wilczekdca36682013-11-27 11:11:02 +010083 "name="PARTS_ROOT",size=1536MiB,uuid=${uuid_gpt_"PARTS_ROOT"};" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010084 "name="PARTS_DATA",size=3000MiB,uuid=${uuid_gpt_"PARTS_DATA"};" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +020085 "name="PARTS_UMS",size=-,uuid=${uuid_gpt_"PARTS_UMS"}\0" \
86
Piotr Wilczek09f98012013-11-12 15:22:46 +010087#define CONFIG_DFU_ALT \
Mateusz Zalegab7d42592014-04-28 21:13:25 +020088 "u-boot raw 0x80 0x800;" \
Łukasz Majewskidcb7eb62014-07-22 10:17:06 +020089 "/uImage ext4 0 2;" \
90 "/modem.bin ext4 0 2;" \
91 "/exynos4412-trats2.dtb ext4 0 2;" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010092 ""PARTS_CSA" part 0 1;" \
Łukasz Majewskicdd15bc2014-01-14 08:02:24 +010093 ""PARTS_BOOT" part 0 2;" \
Przemyslaw Marczak18f3e0e2014-02-28 18:53:36 +010094 ""PARTS_QBOOT" part 0 3;" \
95 ""PARTS_CSC" part 0 4;" \
Łukasz Majewskicdd15bc2014-01-14 08:02:24 +010096 ""PARTS_ROOT" part 0 5;" \
97 ""PARTS_DATA" part 0 6;" \
Przemyslaw Marczaka0afc6f2014-01-22 12:02:47 +010098 ""PARTS_UMS" part 0 7;" \
Mateusz Zalegab7d42592014-04-28 21:13:25 +020099 "params.bin raw 0x38 0x8\0"
Piotr Wilczek09f98012013-11-12 15:22:46 +0100100
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200101#define CONFIG_EXTRA_ENV_SETTINGS \
102 "bootk=" \
Piotr Wilczek425e26d2014-01-22 15:54:37 +0100103 "run loaduimage;" \
104 "if run loaddtb; then " \
105 "bootm 0x40007FC0 - ${fdtaddr};" \
106 "fi;" \
107 "bootm 0x40007FC0;\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200108 "updatebackup=" \
Jaehoon Chung188c42b2014-04-30 09:09:15 +0900109 "mmc dev 0 2; mmc write 0x51000000 0 0x800;" \
110 " mmc dev 0 0\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200111 "updatebootb=" \
Jaehoon Chung188c42b2014-04-30 09:09:15 +0900112 "mmc read 0x51000000 0x80 0x800; run updatebackup\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200113 "mmcboot=" \
114 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
115 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo}; " \
Piotr Wilczek425e26d2014-01-22 15:54:37 +0100116 "run bootk\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200117 "bootchart=set opts init=/sbin/bootchartd; run bootcmd\0" \
118 "boottrace=setenv opts initcall_debug; run bootcmd\0" \
119 "verify=n\0" \
120 "rootfstype=ext4\0" \
121 "console=" CONFIG_DEFAULT_CONSOLE \
122 "kernelname=uImage\0" \
Piotr Wilczek2c8043c2013-11-27 11:11:00 +0100123 "loaduimage=ext4load mmc ${mmcdev}:${mmcbootpart} 0x40007FC0 " \
124 "${kernelname}\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200125 "loaddtb=ext4load mmc ${mmcdev}:${mmcbootpart} ${fdtaddr} " \
126 "${fdtfile}\0" \
Piotr Wilczeka5e15bb2013-12-30 09:40:40 +0100127 "mmcdev=" __stringify(CONFIG_MMC_DEFAULT_DEV) "\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200128 "mmcbootpart=2\0" \
129 "mmcrootpart=5\0" \
130 "opts=always_resume=1\0" \
131 "partitions=" PARTS_DEFAULT \
Piotr Wilczek09f98012013-11-12 15:22:46 +0100132 "dfu_alt_info=" CONFIG_DFU_ALT \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200133 "uartpath=ap\0" \
134 "usbpath=ap\0" \
135 "consoleon=set console console=ttySAC2,115200n8; save; reset\0" \
136 "consoleoff=set console console=ram; save; reset\0" \
137 "spladdr=0x40000100\0" \
138 "splsize=0x200\0" \
139 "splfile=falcon.bin\0" \
140 "spl_export=" \
141 "setexpr spl_imgsize ${splsize} + 8 ;" \
142 "setenv spl_imgsize 0x${spl_imgsize};" \
143 "setexpr spl_imgaddr ${spladdr} - 8 ;" \
144 "setexpr spl_addr_tmp ${spladdr} - 4 ;" \
145 "mw.b ${spl_imgaddr} 0x00 ${spl_imgsize};run loaduimage;" \
146 "setenv bootargs root=/dev/mmcblk${mmcdev}p${mmcrootpart} " \
147 "${lpj} rootwait ${console} ${meminfo} ${opts} ${lcdinfo};" \
148 "spl export atags 0x40007FC0;" \
149 "crc32 ${spladdr} ${splsize} ${spl_imgaddr};" \
150 "mw.l ${spl_addr_tmp} ${splsize};" \
151 "ext4write mmc ${mmcdev}:${mmcbootpart}" \
152 " /${splfile} ${spl_imgaddr} ${spl_imgsize};" \
153 "setenv spl_imgsize;" \
154 "setenv spl_imgaddr;" \
155 "setenv spl_addr_tmp;\0" \
156 "fdtaddr=40800000\0" \
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200157
Albert ARIBAUD519fdde2014-04-08 09:25:08 +0200158/* GPT */
Przemyslaw Marczakaafd2c52014-04-02 10:20:07 +0200159#define CONFIG_RANDOM_UUID
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200160
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200161/* I2C */
162#include <asm/arch/gpio.h>
163
Piotr Wilczek1ecab0f2014-03-07 14:59:49 +0100164#define CONFIG_CMD_I2C
165
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200166#define CONFIG_SYS_I2C
Piotr Wilczek2d8f1e22013-11-20 10:43:49 +0100167#define CONFIG_SYS_I2C_S3C24X0
168#define CONFIG_SYS_I2C_S3C24X0_SPEED 100000
169#define CONFIG_SYS_I2C_S3C24X0_SLAVE 0
170#define CONFIG_MAX_I2C_NUM 8
171#define CONFIG_SYS_I2C_SOFT
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200172#define CONFIG_SYS_I2C_SOFT_SPEED 50000
173#define CONFIG_SYS_I2C_SOFT_SLAVE 0x00
174#define I2C_SOFT_DECLARATIONS2
175#define CONFIG_SYS_I2C_SOFT_SPEED_2 50000
176#define CONFIG_SYS_I2C_SOFT_SLAVE_2 0x00
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200177#define CONFIG_SOFT_I2C_READ_REPEATED_START
178#define CONFIG_SYS_I2C_INIT_BOARD
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200179
Piotr Wilczek2d8f1e22013-11-20 10:43:49 +0100180#ifndef __ASSEMBLY__
181int get_soft_i2c_scl_pin(void);
182int get_soft_i2c_sda_pin(void);
183#endif
184#define CONFIG_SOFT_I2C_GPIO_SCL get_soft_i2c_scl_pin()
185#define CONFIG_SOFT_I2C_GPIO_SDA get_soft_i2c_sda_pin()
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200186
187/* POWER */
188#define CONFIG_POWER
189#define CONFIG_POWER_I2C
190#define CONFIG_POWER_MAX77686
191#define CONFIG_POWER_PMIC_MAX77693
192#define CONFIG_POWER_MUIC_MAX77693
193#define CONFIG_POWER_FG_MAX77693
194#define CONFIG_POWER_BATTERY_TRATS2
195
Przemyslaw Marczake0021702014-03-25 10:58:22 +0100196/* Security subsystem - enable hw_rand() */
197#define CONFIG_EXYNOS_ACE_SHA
198#define CONFIG_LIB_HW_RAND
199
Przemyslaw Marczak679549d2014-01-22 11:24:12 +0100200/* Common misc for Samsung */
201#define CONFIG_MISC_COMMON
202
203#define CONFIG_MISC_INIT_R
204
Przemyslaw Marczakf64236a2014-01-22 11:24:19 +0100205/* Download menu - Samsung common */
206#define CONFIG_LCD_MENU
207#define CONFIG_LCD_MENU_BOARD
208
209/* Download menu - definitions for check keys */
210#ifndef __ASSEMBLY__
211#include <power/max77686_pmic.h>
212
213#define KEY_PWR_PMIC_NAME "MAX77686_PMIC"
214#define KEY_PWR_STATUS_REG MAX77686_REG_PMIC_STATUS1
215#define KEY_PWR_STATUS_MASK (1 << 0)
216#define KEY_PWR_INTERRUPT_REG MAX77686_REG_PMIC_INT1
217#define KEY_PWR_INTERRUPT_MASK (1 << 1)
218
Akshay Saraswat9b97b722014-05-13 10:30:15 +0530219#define KEY_VOL_UP_GPIO EXYNOS4X12_GPIO_X22
220#define KEY_VOL_DOWN_GPIO EXYNOS4X12_GPIO_X33
Przemyslaw Marczakf64236a2014-01-22 11:24:19 +0100221#endif /* __ASSEMBLY__ */
222
223/* LCD console */
224#define LCD_BPP LCD_COLOR16
225#define CONFIG_SYS_WHITE_ON_BLACK
226
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200227/* LCD */
228#define CONFIG_EXYNOS_FB
229#define CONFIG_LCD
230#define CONFIG_CMD_BMP
Przemyslaw Marczak2df21cb2014-01-22 11:24:16 +0100231#define CONFIG_BMP_16BPP
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200232#define CONFIG_FB_ADDR 0x52504000
233#define CONFIG_S6E8AX0
234#define CONFIG_EXYNOS_MIPI_DSIM
235#define CONFIG_VIDEO_BMP_GZIP
Przemyslaw Marczak903afe12013-11-29 18:30:43 +0100236#define CONFIG_SYS_VIDEO_LOGO_MAX_SIZE ((500 * 160 * 4) + 54)
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200237
Piotr Wilczek4d6c9672013-09-20 15:01:27 +0200238#endif /* __CONFIG_H */