blob: 4bab8938006014f36c34fe56afef724d8f36fbae [file] [log] [blame]
Jon Loeliger0cde4b02007-04-11 16:50:57 -05001/*
Kumar Gala7c57f3e2011-01-11 00:52:35 -06002 * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc.
Jon Loeliger0cde4b02007-04-11 16:50:57 -05003 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02004 * SPDX-License-Identifier: GPL-2.0+
Jon Loeliger0cde4b02007-04-11 16:50:57 -05005 */
6
7/*
8 * mpc8544ds board configuration file
9 *
10 */
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/* High Level Configuration Options */
15#define CONFIG_BOOKE 1 /* BOOKE */
16#define CONFIG_E500 1 /* BOOKE e500 family */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050017
Wolfgang Denk2ae18242010-10-06 09:05:45 +020018#ifndef CONFIG_SYS_TEXT_BASE
19#define CONFIG_SYS_TEXT_BASE 0xfff80000
20#endif
21
Ed Swarthout837f1ba2007-07-27 01:50:51 -050022#define CONFIG_PCI1 1 /* PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040023#define CONFIG_PCIE1 1 /* PCIE controller 1 (slot 1) */
24#define CONFIG_PCIE2 1 /* PCIE controller 2 (slot 2) */
25#define CONFIG_PCIE3 1 /* PCIE controller 3 (ULI bridge) */
Ed Swarthout837f1ba2007-07-27 01:50:51 -050026#define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
Gabor Juhos842033e2013-05-30 07:06:12 +000027#define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
Kumar Gala8ff3de62007-12-07 12:17:34 -060028#define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
Kumar Gala0151cba2008-10-21 11:33:58 -050029#define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050030
Ed Swarthout837f1ba2007-07-27 01:50:51 -050031#define CONFIG_TSEC_ENET /* tsec ethernet support */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050032#define CONFIG_ENV_OVERWRITE
Ed Swarthout837f1ba2007-07-27 01:50:51 -050033#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050034
Jon Loeliger0cde4b02007-04-11 16:50:57 -050035#ifndef __ASSEMBLY__
36extern unsigned long get_board_sys_clk(unsigned long dummy);
37#endif
38#define CONFIG_SYS_CLK_FREQ get_board_sys_clk(0) /* sysclk for MPC85xx */
39
40/*
41 * These can be toggled for performance analysis, otherwise use default.
42 */
Ed Swarthout837f1ba2007-07-27 01:50:51 -050043#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050044#define CONFIG_BTB /* toggle branch predition */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050045
46/*
47 * Only possible on E500 Version 2 or newer cores.
48 */
49#define CONFIG_ENABLE_36BIT_PHYS 1
50
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
52#define CONFIG_SYS_MEMTEST_END 0x00400000
Ed Swarthout837f1ba2007-07-27 01:50:51 -050053#define CONFIG_PANIC_HANG /* do not reset board on panic */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050054
Timur Tabie46fedf2011-08-04 18:03:41 -050055#define CONFIG_SYS_CCSRBAR 0xe0000000
56#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeliger0cde4b02007-04-11 16:50:57 -050057
Kumar Gala1167a2f2008-08-26 08:02:30 -050058/* DDR Setup */
York Sun5614e712013-09-30 09:22:09 -070059#define CONFIG_SYS_FSL_DDR2
Kumar Gala1167a2f2008-08-26 08:02:30 -050060#undef CONFIG_FSL_DDR_INTERACTIVE
61#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
62#define CONFIG_DDR_SPD
Jon Loeliger0cde4b02007-04-11 16:50:57 -050063
Dave Liu9b0ad1b2008-10-28 17:53:38 +080064#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
Kumar Gala1167a2f2008-08-26 08:02:30 -050065#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
66
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
68#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Kumar Gala1167a2f2008-08-26 08:02:30 -050069#define CONFIG_VERY_BIG_RAM
70
71#define CONFIG_NUM_DDR_CONTROLLERS 1
72#define CONFIG_DIMM_SLOTS_PER_CTLR 1
73#define CONFIG_CHIP_SELECTS_PER_CTRL 2
74
75/* I2C addresses of SPD EEPROMs */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050076#define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
77
Kumar Gala1167a2f2008-08-26 08:02:30 -050078/* Make sure required options are set */
Jon Loeliger0cde4b02007-04-11 16:50:57 -050079#ifndef CONFIG_SPD_EEPROM
80#error ("CONFIG_SPD_EEPROM is required")
81#endif
82
83#undef CONFIG_CLOCKS_IN_MHZ
84
85/*
86 * Memory map
87 *
88 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
89 *
90 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
91 *
92 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
93 *
94 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
95 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
96 *
97 * Localbus cacheable
98 *
99 * 0xf000_0000 0xf3ff_ffff SDRAM 64M Cacheable
100 * 0xf401_0000 0xf401_3fff L1 for stack 4K Cacheable TLB0
101 *
102 * Localbus non-cacheable
103 *
104 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS (*) 1M non-cacheable
105 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
106 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
107 *
108 */
109
110/*
111 * Local Bus Definitions
112 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113#define CONFIG_SYS_BOOT_BLOCK 0xfc000000 /* boot TLB */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500114
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115#define CONFIG_SYS_FLASH_BASE 0xff800000 /* start of FLASH 8M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500116
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117#define CONFIG_SYS_BR0_PRELIM 0xff801001
118#define CONFIG_SYS_BR1_PRELIM 0xfe801001
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500119
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200120#define CONFIG_SYS_OR0_PRELIM 0xff806e65
121#define CONFIG_SYS_OR1_PRELIM 0xff806e65
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE}
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_FLASH_QUIET_TEST
126#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
127#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
128#undef CONFIG_SYS_FLASH_CHECKSUM
129#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
130#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Kumar Gala81e56e92008-06-09 18:55:38 -0500131#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500132
Wolfgang Denk14d0a022010-10-07 21:51:12 +0200133#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500134
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200135#define CONFIG_FLASH_CFI_DRIVER
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_FLASH_CFI
137#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500138
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200139#define CONFIG_SYS_LBC_NONCACHE_BASE 0xf8000000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500140
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200141#define CONFIG_SYS_BR2_PRELIM 0xf8201001 /* port size 16bit */
142#define CONFIG_SYS_OR2_PRELIM 0xfff06ff7 /* 1MB Compact Flash area*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500143
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200144#define CONFIG_SYS_BR3_PRELIM 0xf8100801 /* port size 8bit */
145#define CONFIG_SYS_OR3_PRELIM 0xfff06ff7 /* 1MB PIXIS area*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500146
Kim Phillips7608d752007-08-21 17:00:17 -0500147#define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500148#define PIXIS_BASE 0xf8100000 /* PIXIS registers */
149#define PIXIS_ID 0x0 /* Board ID at offset 0 */
150#define PIXIS_VER 0x1 /* Board version at offset 1 */
151#define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
152#define PIXIS_RST 0x4 /* PIXIS Reset Control register */
153#define PIXIS_AUX 0x6 /* PIXIS Auxiliary register; Scratch
154 * register */
155#define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
156#define PIXIS_VCTL 0x10 /* VELA Control Register */
157#define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
158#define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
159#define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
Kumar Gala6bb5b412009-07-14 22:42:01 -0500160#define PIXIS_VBOOT_FMAP 0x80 /* VBOOT - CFG_FLASHMAP */
161#define PIXIS_VBOOT_FBANK 0x40 /* VBOOT - CFG_FLASHBANK */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500162#define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
163#define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
164#define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
165#define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
Andy Fleming5a8a1632008-08-31 16:33:30 -0500166#define PIXIS_VSPEED2 0x1d /* VELA VSpeed 2 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200167#define CONFIG_SYS_PIXIS_VBOOT_MASK 0x40 /* Reset altbank mask*/
Andy Fleming5a8a1632008-08-31 16:33:30 -0500168#define PIXIS_VSPEED2_TSEC1SER 0x2
169#define PIXIS_VSPEED2_TSEC3SER 0x1
170#define PIXIS_VCFGEN1_TSEC1SER 0x20
171#define PIXIS_VCFGEN1_TSEC3SER 0x40
Liu Yubff188b2008-10-10 11:40:58 +0800172#define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER|PIXIS_VSPEED2_TSEC3SER)
173#define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER|PIXIS_VCFGEN1_TSEC3SER)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500174
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200175#define CONFIG_SYS_INIT_RAM_LOCK 1
176#define CONFIG_SYS_INIT_RAM_ADDR 0xf4010000 /* Initial L1 address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200177#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500178
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200179#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500181
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200182#define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
183#define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500184
185/* Serial Port - controlled on board with jumper J8
186 * open - index 2
187 * shorted - index 1
188 */
189#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200190#define CONFIG_SYS_NS16550_SERIAL
191#define CONFIG_SYS_NS16550_REG_SIZE 1
192#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500193
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200194#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500195 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
196
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
198#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500199
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500200/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200201#define CONFIG_SYS_I2C
202#define CONFIG_SYS_I2C_FSL
203#define CONFIG_SYS_FSL_I2C_SPEED 400000
204#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
Benjamin Kamath7f25fdc2016-06-29 16:44:38 -0700205#define CONFIG_SYS_FSL_I2C_OFFSET 0x3100
Heiko Schocher00f792e2012-10-24 13:48:22 +0200206#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200207#define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500208
209/*
210 * General PCI
211 * Memory space is mapped 1-1, but I/O space must start from 0.
212 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600213#define CONFIG_SYS_PCIE_VIRT 0x80000000 /* 1G PCIE TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200214#define CONFIG_SYS_PCIE_PHYS 0x80000000 /* 1G PCIE TLB */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600215#define CONFIG_SYS_PCI_VIRT 0xc0000000 /* 512M PCI TLB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200216#define CONFIG_SYS_PCI_PHYS 0xc0000000 /* 512M PCI TLB */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500217
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600218#define CONFIG_SYS_PCI1_MEM_VIRT 0xc0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600219#define CONFIG_SYS_PCI1_MEM_BUS 0xc0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600220#define CONFIG_SYS_PCI1_MEM_PHYS 0xc0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600222#define CONFIG_SYS_PCI1_IO_VIRT 0xe1000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600223#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200224#define CONFIG_SYS_PCI1_IO_PHYS 0xe1000000
225#define CONFIG_SYS_PCI1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500226
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500227/* controller 2, Slot 1, tgtid 1, Base address 9000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600228#define CONFIG_SYS_PCIE2_NAME "Slot 1"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600229#define CONFIG_SYS_PCIE2_MEM_VIRT 0x80000000
Kumar Gala10795f42008-12-02 16:08:36 -0600230#define CONFIG_SYS_PCIE2_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600231#define CONFIG_SYS_PCIE2_MEM_PHYS 0x80000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200232#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600233#define CONFIG_SYS_PCIE2_IO_VIRT 0xe1010000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600234#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_PCIE2_IO_PHYS 0xe1010000
236#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500237
238/* controller 1, Slot 2,tgtid 2, Base address a000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600239#define CONFIG_SYS_PCIE1_NAME "Slot 2"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600240#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600241#define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600242#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600244#define CONFIG_SYS_PCIE1_IO_VIRT 0xe1020000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600245#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200246#define CONFIG_SYS_PCIE1_IO_PHYS 0xe1020000
247#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500248
249/* controller 3, direct to uli, tgtid 3, Base address b000 */
Kumar Gala64a16862010-12-17 06:01:24 -0600250#define CONFIG_SYS_PCIE3_NAME "ULI"
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600251#define CONFIG_SYS_PCIE3_MEM_VIRT 0xb0000000
Kumar Gala10795f42008-12-02 16:08:36 -0600252#define CONFIG_SYS_PCIE3_MEM_BUS 0xb0000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600253#define CONFIG_SYS_PCIE3_MEM_PHYS 0xb0000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200254#define CONFIG_SYS_PCIE3_MEM_SIZE 0x00100000 /* 1M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600255#define CONFIG_SYS_PCIE3_IO_VIRT 0xb0100000 /* reuse mem LAW */
Kumar Gala5f91ef62008-12-02 16:08:37 -0600256#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_PCIE3_IO_PHYS 0xb0100000 /* reuse mem LAW */
258#define CONFIG_SYS_PCIE3_IO_SIZE 0x00100000 /* 1M */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600259#define CONFIG_SYS_PCIE3_MEM_VIRT2 0xb0200000
Kumar Gala10795f42008-12-02 16:08:36 -0600260#define CONFIG_SYS_PCIE3_MEM_BUS2 0xb0200000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600261#define CONFIG_SYS_PCIE3_MEM_PHYS2 0xb0200000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200262#define CONFIG_SYS_PCIE3_MEM_SIZE2 0x00200000 /* 1M */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500263
264#if defined(CONFIG_PCI)
265
Kumar Gala630d9bf2008-07-14 14:07:03 -0500266/*PCIE video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600267#define VIDEO_IO_OFFSET CONFIG_SYS_PCIE2_IO_VIRT
Kumar Gala630d9bf2008-07-14 14:07:03 -0500268
269/*PCI video card used*/
Kumar Galaaca5f012008-12-02 16:08:40 -0600270/*#define VIDEO_IO_OFFSET CONFIG_SYS_PCI1_IO_VIRT*/
Kumar Gala630d9bf2008-07-14 14:07:03 -0500271
272/* video */
Kumar Gala630d9bf2008-07-14 14:07:03 -0500273
274#if defined(CONFIG_VIDEO)
275#define CONFIG_BIOSEMU
Kumar Gala630d9bf2008-07-14 14:07:03 -0500276#define CONFIG_ATI_RADEON_FB
277#define CONFIG_VIDEO_LOGO
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200278#define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
Kumar Gala630d9bf2008-07-14 14:07:03 -0500279#endif
280
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500281#undef CONFIG_EEPRO100
282#undef CONFIG_TULIP
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500283
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500284#ifndef CONFIG_PCI_PNP
Kumar Gala5f91ef62008-12-02 16:08:37 -0600285 #define PCI_ENET0_IOADDR CONFIG_SYS_PCI1_IO_BUS
286 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCI1_IO_BUS
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500287 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
288#endif
289
290#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
291#define CONFIG_DOS_PARTITION
292#define CONFIG_SCSI_AHCI
293
294#ifdef CONFIG_SCSI_AHCI
Rob Herring344ca0b2013-08-24 10:10:54 -0500295#define CONFIG_LIBATA
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500296#define CONFIG_SATA_ULI5288
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200297#define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
298#define CONFIG_SYS_SCSI_MAX_LUN 1
299#define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
300#define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500301#endif /* SCSCI */
302
303#endif /* CONFIG_PCI */
304
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500305#if defined(CONFIG_TSEC_ENET)
306
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500307#define CONFIG_MII 1 /* MII PHY management */
308#define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
Kim Phillips255a35772007-05-16 16:52:19 -0500309#define CONFIG_TSEC1 1
310#define CONFIG_TSEC1_NAME "eTSEC1"
311#define CONFIG_TSEC3 1
312#define CONFIG_TSEC3_NAME "eTSEC3"
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500313
Liu Yubff188b2008-10-10 11:40:58 +0800314#define CONFIG_PIXIS_SGMII_CMD
Andy Fleming652f7c22008-08-31 16:33:28 -0500315#define CONFIG_FSL_SGMII_RISER 1
316#define SGMII_RISER_PHY_OFFSET 0x1c
317
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500318#define TSEC1_PHY_ADDR 0
319#define TSEC3_PHY_ADDR 1
320
Andy Fleming3a790132007-08-15 20:03:25 -0500321#define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
322#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
323
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500324#define TSEC1_PHYIDX 0
325#define TSEC3_PHYIDX 0
326
327#define CONFIG_ETHPRIME "eTSEC1"
328
329#define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500330#endif /* CONFIG_TSEC_ENET */
331
332/*
333 * Environment
334 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200335#define CONFIG_ENV_IS_IN_FLASH 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200336#if CONFIG_SYS_MONITOR_BASE > 0xfff80000
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200337#define CONFIG_ENV_ADDR 0xfff80000
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500338#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200339#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x70000)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500340#endif
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200341#define CONFIG_ENV_SIZE 0x2000
342#define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K (one sector) */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500343
344#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200345#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500346
Jon Loeliger2835e512007-06-13 13:22:08 -0500347/*
Jon Loeliger659e2f62007-07-10 09:10:49 -0500348 * BOOTP options
349 */
350#define CONFIG_BOOTP_BOOTFILESIZE
351#define CONFIG_BOOTP_BOOTPATH
352#define CONFIG_BOOTP_GATEWAY
353#define CONFIG_BOOTP_HOSTNAME
354
Jon Loeliger659e2f62007-07-10 09:10:49 -0500355/*
Jon Loeliger2835e512007-06-13 13:22:08 -0500356 * Command line configuration.
357 */
Kumar Gala1c9aa762008-09-22 23:40:42 -0500358#define CONFIG_CMD_IRQ
Becky Bruce199e2622010-06-17 11:37:25 -0500359#define CONFIG_CMD_REGINFO
Jon Loeliger2835e512007-06-13 13:22:08 -0500360
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500361#if defined(CONFIG_PCI)
Jon Loeliger2835e512007-06-13 13:22:08 -0500362 #define CONFIG_CMD_PCI
Simon Glassc649e3c2016-05-01 11:36:02 -0600363 #define CONFIG_SCSI
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500364#endif
Jon Loeliger2835e512007-06-13 13:22:08 -0500365
Hongtao Jia86a194b2012-12-20 19:39:53 +0000366/*
367 * USB
368 */
369#define CONFIG_USB_EHCI
370
371#ifdef CONFIG_USB_EHCI
Hongtao Jia86a194b2012-12-20 19:39:53 +0000372#define CONFIG_USB_EHCI_PCI
373#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Hongtao Jia86a194b2012-12-20 19:39:53 +0000374#define CONFIG_PCI_EHCI_DEVICE 0
375#endif
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500376
377#undef CONFIG_WATCHDOG /* watchdog disabled */
378
379/*
380 * Miscellaneous configurable options
381 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200382#define CONFIG_SYS_LONGHELP /* undef to save memory */
Kim Phillips5be58f52010-07-14 19:47:18 -0500383#define CONFIG_CMDLINE_EDITING /* Command-line editing */
384#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200385#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jon Loeliger2835e512007-06-13 13:22:08 -0500386#if defined(CONFIG_CMD_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200387#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500388#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200389#define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500390#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200391#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
392#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
393#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500394
395/*
396 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500397 * have to be in the first 64 MB of memory, since this is
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500398 * the maximum mapped by the Linux kernel during initialization.
399 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500400#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
401#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500402
Jon Loeliger2835e512007-06-13 13:22:08 -0500403#if defined(CONFIG_CMD_KGDB)
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500404#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500405#endif
406
407/*
408 * Environment Configuration
409 */
410
411/* The mac addresses for all ethernet interface */
412#if defined(CONFIG_TSEC_ENET)
Kumar Galaea5877e2007-08-16 11:01:21 -0500413#define CONFIG_HAS_ETH0
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500414#define CONFIG_HAS_ETH1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500415#endif
416
417#define CONFIG_IPADDR 192.168.1.251
418
419#define CONFIG_HOSTNAME 8544ds_unknown
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000420#define CONFIG_ROOTPATH "/nfs/mpc85xx"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000421#define CONFIG_BOOTFILE "8544ds/uImage.uboot"
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500422#define CONFIG_UBOOTPATH 8544ds/u-boot.bin /* TFTP server */
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500423
Kumar Gala50c03c82007-11-27 22:42:34 -0600424#define CONFIG_SERVERIP 192.168.1.1
425#define CONFIG_GATEWAYIP 192.168.1.1
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500426#define CONFIG_NETMASK 255.255.0.0
427
428#define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
429
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500430#undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500431
432#define CONFIG_BAUDRATE 115200
433
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500434#define CONFIG_EXTRA_ENV_SETTINGS \
Marek Vasut5368c552012-09-23 17:41:24 +0200435"netdev=eth0\0" \
436"uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
437"tftpflash=tftpboot $loadaddr $uboot; " \
438 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
439 " +$filesize; " \
440 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
441 " +$filesize; " \
442 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
443 " $filesize; " \
444 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
445 " +$filesize; " \
446 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
447 " $filesize\0" \
448"consoledev=ttyS0\0" \
449"ramdiskaddr=2000000\0" \
450"ramdiskfile=8544ds/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500451"fdtaddr=1e00000\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200452"fdtfile=8544ds/mpc8544ds.dtb\0" \
453"bdev=sda3\0"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500454
455#define CONFIG_NFSBOOTCOMMAND \
456 "setenv bootargs root=/dev/nfs rw " \
457 "nfsroot=$serverip:$rootpath " \
458 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
459 "console=$consoledev,$baudrate $othbootargs;" \
460 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600461 "tftp $fdtaddr $fdtfile;" \
462 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500463
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500464#define CONFIG_RAMBOOTCOMMAND \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500465 "setenv bootargs root=/dev/ram rw " \
466 "console=$consoledev,$baudrate $othbootargs;" \
467 "tftp $ramdiskaddr $ramdiskfile;" \
468 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600469 "tftp $fdtaddr $fdtfile;" \
470 "bootm $loadaddr $ramdiskaddr $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500471
Ed Swarthout837f1ba2007-07-27 01:50:51 -0500472#define CONFIG_BOOTCOMMAND \
473 "setenv bootargs root=/dev/$bdev rw " \
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500474 "console=$consoledev,$baudrate $othbootargs;" \
475 "tftp $loadaddr $bootfile;" \
Kumar Gala50c03c82007-11-27 22:42:34 -0600476 "tftp $fdtaddr $fdtfile;" \
477 "bootm $loadaddr - $fdtaddr"
Jon Loeliger0cde4b02007-04-11 16:50:57 -0500478
479#endif /* __CONFIG_H */