blob: 78e6811eceeb37bf12cd95f443886e444f11a1b6 [file] [log] [blame]
Scott Wood96b8a052007-04-16 14:54:15 -05001/*
Scott Woode8d3ca82010-08-30 18:04:52 -05002 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
Scott Wood96b8a052007-04-16 14:54:15 -05003 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02004 * SPDX-License-Identifier: GPL-2.0+
Scott Wood96b8a052007-04-16 14:54:15 -05005 */
6/*
7 * mpc8313epb board configuration file
8 */
9
10#ifndef __CONFIG_H
11#define __CONFIG_H
12
13/*
14 * High Level Configuration Options
15 */
16#define CONFIG_E300 1
Peter Tyser2c7920a2009-05-22 17:23:25 -050017#define CONFIG_MPC831x 1
Scott Wood96b8a052007-04-16 14:54:15 -050018#define CONFIG_MPC8313 1
19#define CONFIG_MPC8313ERDB 1
20
Scott Wood22f44422012-12-06 13:33:18 +000021#ifdef CONFIG_NAND
Scott Wood22f44422012-12-06 13:33:18 +000022#define CONFIG_SPL_INIT_MINIMAL
Scott Wood22f44422012-12-06 13:33:18 +000023#define CONFIG_SPL_FLUSH_IMAGE
24#define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
25#define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
26
27#ifdef CONFIG_SPL_BUILD
28#define CONFIG_NS16550_MIN_FUNCTIONS
29#endif
30
31#define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
32#define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
33#define CONFIG_SPL_MAX_SIZE (4 * 1024)
Benoît Thébaudeau6113d3f2013-04-11 09:35:49 +000034#define CONFIG_SPL_PAD_TO 0x4000
Scott Wood22f44422012-12-06 13:33:18 +000035
Scott Woodf1c574d2010-11-24 13:28:40 +000036#define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
37#define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
38#define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
39#define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
40#define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
41#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
42
Scott Wood22f44422012-12-06 13:33:18 +000043#ifdef CONFIG_SPL_BUILD
Scott Woodf1c574d2010-11-24 13:28:40 +000044#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
Scott Wood22f44422012-12-06 13:33:18 +000045#endif
46
47#endif /* CONFIG_NAND */
Scott Woodf1c574d2010-11-24 13:28:40 +000048
Wolfgang Denk2ae18242010-10-06 09:05:45 +020049#ifndef CONFIG_SYS_TEXT_BASE
50#define CONFIG_SYS_TEXT_BASE 0xFE000000
51#endif
52
Scott Woodf1c574d2010-11-24 13:28:40 +000053#ifndef CONFIG_SYS_MONITOR_BASE
54#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
55#endif
56
Gabor Juhos842033e2013-05-30 07:06:12 +000057#define CONFIG_PCI_INDIRECT_BRIDGE
Becky Bruce0914f482010-06-17 11:37:18 -050058#define CONFIG_FSL_ELBC 1
Scott Wood96b8a052007-04-16 14:54:15 -050059
Timur Tabi89c77842008-02-08 13:15:55 -060060#define CONFIG_MISC_INIT_R
61
62/*
63 * On-board devices
York Sun4ce1e232008-05-15 15:26:27 -050064 *
65 * TSEC1 is VSC switch
66 * TSEC2 is SoC TSEC
Timur Tabi89c77842008-02-08 13:15:55 -060067 */
68#define CONFIG_VSC7385_ENET
York Sun4ce1e232008-05-15 15:26:27 -050069#define CONFIG_TSEC2
Timur Tabi89c77842008-02-08 13:15:55 -060070
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020071#ifdef CONFIG_SYS_66MHZ
Kim Phillips5c5d3242007-04-25 12:34:38 -050072#define CONFIG_83XX_CLKIN 66666667 /* in Hz */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020073#elif defined(CONFIG_SYS_33MHZ)
Kim Phillips5c5d3242007-04-25 12:34:38 -050074#define CONFIG_83XX_CLKIN 33333333 /* in Hz */
Scott Wood96b8a052007-04-16 14:54:15 -050075#else
76#error Unknown oscillator frequency.
77#endif
78
79#define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
80
Joe Hershberger0eaf8f92011-11-11 15:55:38 -060081#define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r */
Scott Wood96b8a052007-04-16 14:54:15 -050082
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020083#define CONFIG_SYS_IMMR 0xE0000000
Scott Wood96b8a052007-04-16 14:54:15 -050084
Scott Wood22f44422012-12-06 13:33:18 +000085#if defined(CONFIG_NAND) && !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020086#define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
Scott Woode4c09502008-06-30 14:13:28 -050087#endif
88
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020089#define CONFIG_SYS_MEMTEST_START 0x00001000
90#define CONFIG_SYS_MEMTEST_END 0x07f00000
Scott Wood96b8a052007-04-16 14:54:15 -050091
92/* Early revs of this board will lock up hard when attempting
93 * to access the PMC registers, unless a JTAG debugger is
94 * connected, or some resistor modifications are made.
95 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020096#define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
Scott Wood96b8a052007-04-16 14:54:15 -050097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
99#define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
Scott Wood96b8a052007-04-16 14:54:15 -0500100
101/*
Timur Tabi89c77842008-02-08 13:15:55 -0600102 * Device configurations
103 */
104
105/* Vitesse 7385 */
106
107#ifdef CONFIG_VSC7385_ENET
108
York Sun4ce1e232008-05-15 15:26:27 -0500109#define CONFIG_TSEC1
Timur Tabi89c77842008-02-08 13:15:55 -0600110
111/* The flash address and size of the VSC7385 firmware image */
112#define CONFIG_VSC7385_IMAGE 0xFE7FE000
113#define CONFIG_VSC7385_IMAGE_SIZE 8192
114
115#endif
116
117/*
Scott Wood96b8a052007-04-16 14:54:15 -0500118 * DDR Setup
119 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500120#define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200121#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
122#define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
Scott Wood96b8a052007-04-16 14:54:15 -0500123
124/*
125 * Manually set up DDR parameters, as this board does not
126 * seem to have the SPD connected to I2C.
127 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500128#define CONFIG_SYS_DDR_SIZE 128 /* MB */
Joe Hershberger2e651b22011-10-11 23:57:31 -0500129#define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500130 | CSCONFIG_ODT_RD_NEVER \
131 | CSCONFIG_ODT_WR_ONLY_CURRENT \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500132 | CSCONFIG_ROW_BIT_13 \
133 | CSCONFIG_COL_BIT_10)
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530134 /* 0x80010102 */
Scott Wood96b8a052007-04-16 14:54:15 -0500135
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_DDR_TIMING_3 0x00000000
Joe Hershberger261c07b2011-10-11 23:57:10 -0500137#define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
138 | (0 << TIMING_CFG0_WRT_SHIFT) \
139 | (0 << TIMING_CFG0_RRT_SHIFT) \
140 | (0 << TIMING_CFG0_WWT_SHIFT) \
141 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
142 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
143 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
144 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
Scott Wood96b8a052007-04-16 14:54:15 -0500145 /* 0x00220802 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500146#define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
147 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
148 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
149 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
150 | (10 << TIMING_CFG1_REFREC_SHIFT) \
151 | (3 << TIMING_CFG1_WRREC_SHIFT) \
152 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
153 | (2 << TIMING_CFG1_WRTORD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530154 /* 0x3835a322 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500155#define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
156 | (5 << TIMING_CFG2_CPO_SHIFT) \
157 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
158 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
159 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
160 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
161 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530162 /* 0x129048c6 */ /* P9-45,may need tuning */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500163#define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
164 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530165 /* 0x05100500 */
Scott Wood96b8a052007-04-16 14:54:15 -0500166#if defined(CONFIG_DDR_2T_TIMING)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500167#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500168 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500169 | SDRAM_CFG_DBW_32 \
170 | SDRAM_CFG_2T_EN)
171 /* 0x43088000 */
Scott Wood96b8a052007-04-16 14:54:15 -0500172#else
Joe Hershberger261c07b2011-10-11 23:57:10 -0500173#define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
Kim Phillipsbbea46f2007-08-16 22:52:48 -0500174 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
Joe Hershberger2fef4022011-10-11 23:57:29 -0500175 | SDRAM_CFG_DBW_32)
Scott Wood96b8a052007-04-16 14:54:15 -0500176 /* 0x43080000 */
177#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178#define CONFIG_SYS_SDRAM_CFG2 0x00401000
Scott Wood96b8a052007-04-16 14:54:15 -0500179/* set burst length to 8 for 32-bit data path */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500180#define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
181 | (0x0632 << SDRAM_MODE_SD_SHIFT))
Poonam Aggrwale1d8ed22008-01-14 09:41:14 +0530182 /* 0x44480632 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500183#define CONFIG_SYS_DDR_MODE_2 0x8000C000
Scott Wood96b8a052007-04-16 14:54:15 -0500184
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200185#define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
Scott Wood96b8a052007-04-16 14:54:15 -0500186 /*0x02000000*/
Joe Hershberger261c07b2011-10-11 23:57:10 -0500187#define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
Scott Wood96b8a052007-04-16 14:54:15 -0500188 | DDRCDR_PZ_NOMZ \
189 | DDRCDR_NZ_NOMZ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500190 | DDRCDR_M_ODR)
Scott Wood96b8a052007-04-16 14:54:15 -0500191
192/*
193 * FLASH on the Local Bus
194 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500195#define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
196#define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200197#define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500198#define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
199#define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
200#define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
201#define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
Scott Wood96b8a052007-04-16 14:54:15 -0500202
Joe Hershberger261c07b2011-10-11 23:57:10 -0500203#define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500204 | BR_PS_16 /* 16 bit port */ \
205 | BR_MS_GPCM /* MSEL = GPCM */ \
206 | BR_V) /* valid */
207#define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
Scott Wood96b8a052007-04-16 14:54:15 -0500208 | OR_GPCM_XACS \
209 | OR_GPCM_SCY_9 \
210 | OR_GPCM_EHTR \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500211 | OR_GPCM_EAD)
Scott Wood96b8a052007-04-16 14:54:15 -0500212 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500213 /* window base at flash base */
214#define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500215 /* 16 MB window size */
216#define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
Scott Wood96b8a052007-04-16 14:54:15 -0500217
Joe Hershberger261c07b2011-10-11 23:57:10 -0500218#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
219#define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
Scott Wood96b8a052007-04-16 14:54:15 -0500220
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200221#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
222#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Scott Wood96b8a052007-04-16 14:54:15 -0500223
Joe Hershberger261c07b2011-10-11 23:57:10 -0500224#if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
Scott Wood22f44422012-12-06 13:33:18 +0000225 !defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200226#define CONFIG_SYS_RAMBOOT
Scott Wood96b8a052007-04-16 14:54:15 -0500227#endif
228
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200229#define CONFIG_SYS_INIT_RAM_LOCK 1
Joe Hershberger261c07b2011-10-11 23:57:10 -0500230#define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
231#define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
Scott Wood96b8a052007-04-16 14:54:15 -0500232
Joe Hershberger261c07b2011-10-11 23:57:10 -0500233#define CONFIG_SYS_GBL_DATA_OFFSET \
234 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200235#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
Scott Wood96b8a052007-04-16 14:54:15 -0500236
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200237/* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
Kevin Hao16c8c172016-07-08 11:25:14 +0800238#define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500239#define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
Scott Wood96b8a052007-04-16 14:54:15 -0500240
241/*
242 * Local Bus LCRR and LBCR regs
243 */
Kim Phillipsc7190f02009-09-25 18:19:44 -0500244#define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
245#define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
Joe Hershberger261c07b2011-10-11 23:57:10 -0500246#define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
247 | (0xFF << LBCR_BMT_SHIFT) \
248 | 0xF) /* 0x0004ff0f */
Scott Wood96b8a052007-04-16 14:54:15 -0500249
Joe Hershberger261c07b2011-10-11 23:57:10 -0500250 /* LB refresh timer prescal, 266MHz/32 */
251#define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
Scott Wood96b8a052007-04-16 14:54:15 -0500252
Marcel Ziswiler7817cb22007-12-30 03:30:46 +0100253/* drivers/mtd/nand/nand.c */
Scott Wood22f44422012-12-06 13:33:18 +0000254#if defined(CONFIG_NAND) && defined(CONFIG_SPL_BUILD)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200255#define CONFIG_SYS_NAND_BASE 0xFFF00000
Scott Woode4c09502008-06-30 14:13:28 -0500256#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200257#define CONFIG_SYS_NAND_BASE 0xE2800000
Scott Woode4c09502008-06-30 14:13:28 -0500258#endif
259
Scott Woode8d3ca82010-08-30 18:04:52 -0500260#define CONFIG_MTD_DEVICE
261#define CONFIG_MTD_PARTITION
Scott Woode8d3ca82010-08-30 18:04:52 -0500262#define MTDIDS_DEFAULT "nand0=e2800000.flash"
Joe Hershberger261c07b2011-10-11 23:57:10 -0500263#define MTDPARTS_DEFAULT \
Kevin Hao63865272016-07-08 11:25:15 +0800264 "mtdparts=e2800000.flash:512k(uboot),128k(env),6m@1m(kernel),-(fs)"
Scott Woode8d3ca82010-08-30 18:04:52 -0500265
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200266#define CONFIG_SYS_MAX_NAND_DEVICE 1
Scott Woodacdab5c2008-06-26 14:06:52 -0500267#define CONFIG_NAND_FSL_ELBC 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200268#define CONFIG_SYS_NAND_BLOCK_SIZE 16384
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500269#define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
Scott Wood96b8a052007-04-16 14:54:15 -0500270
Joe Hershberger261c07b2011-10-11 23:57:10 -0500271#define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500272 | BR_DECC_CHK_GEN /* Use HW ECC */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500273 | BR_PS_8 /* 8 bit port */ \
Wolfgang Denka7676ea2007-05-16 01:16:53 +0200274 | BR_MS_FCM /* MSEL = FCM */ \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500275 | BR_V) /* valid */
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500276#define CONFIG_SYS_NAND_OR_PRELIM \
277 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
Scott Wood96b8a052007-04-16 14:54:15 -0500278 | OR_FCM_CSCT \
279 | OR_FCM_CST \
280 | OR_FCM_CHT \
281 | OR_FCM_SCY_1 \
282 | OR_FCM_TRLX \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500283 | OR_FCM_EHTR)
Scott Wood96b8a052007-04-16 14:54:15 -0500284 /* 0xFFFF8396 */
Scott Woode4c09502008-06-30 14:13:28 -0500285
Scott Wood22f44422012-12-06 13:33:18 +0000286#ifdef CONFIG_NAND
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200287#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
288#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
289#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
290#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500291#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
293#define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
294#define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
295#define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500296#endif
297
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200298#define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500299#define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Scott Wood96b8a052007-04-16 14:54:15 -0500300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200301#define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
302#define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
Scott Woode4c09502008-06-30 14:13:28 -0500303
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500304/* local bus write LED / read status buffer (BCSR) mapping */
305#define CONFIG_SYS_BCSR_ADDR 0xFA000000
306#define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
307 /* map at 0xFA000000 on LCS3 */
308#define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \
309 | BR_PS_8 /* 8 bit port */ \
310 | BR_MS_GPCM /* MSEL = GPCM */ \
311 | BR_V) /* valid */
312 /* 0xFA000801 */
313#define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
314 | OR_GPCM_CSNT \
315 | OR_GPCM_ACS_DIV2 \
316 | OR_GPCM_XACS \
317 | OR_GPCM_SCY_15 \
318 | OR_GPCM_TRLX_SET \
319 | OR_GPCM_EHTR_SET \
320 | OR_GPCM_EAD)
321 /* 0xFFFF8FF7 */
322#define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR
323#define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
Scott Wood96b8a052007-04-16 14:54:15 -0500324
Timur Tabi89c77842008-02-08 13:15:55 -0600325/* Vitesse 7385 */
326
Timur Tabi89c77842008-02-08 13:15:55 -0600327#ifdef CONFIG_VSC7385_ENET
328
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500329 /* VSC7385 Base address on LCS2 */
330#define CONFIG_SYS_VSC7385_BASE 0xF0000000
331#define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
332
333#define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
334 | BR_PS_8 /* 8 bit port */ \
335 | BR_MS_GPCM /* MSEL = GPCM */ \
336 | BR_V) /* valid */
337#define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
338 | OR_GPCM_CSNT \
339 | OR_GPCM_XACS \
340 | OR_GPCM_SCY_15 \
341 | OR_GPCM_SETA \
342 | OR_GPCM_TRLX_SET \
343 | OR_GPCM_EHTR_SET \
344 | OR_GPCM_EAD)
345 /* 0xFFFE09FF */
346
Joe Hershberger261c07b2011-10-11 23:57:10 -0500347 /* Access window base at VSC7385 base */
348#define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
Joe Hershberger7d6a0982011-10-11 23:57:30 -0500349#define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
Timur Tabi89c77842008-02-08 13:15:55 -0600350
351#endif
352
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600353#define CONFIG_MPC83XX_GPIO 1
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600354
Scott Wood96b8a052007-04-16 14:54:15 -0500355/*
356 * Serial Port
357 */
358#define CONFIG_CONS_INDEX 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200359#define CONFIG_SYS_NS16550_SERIAL
360#define CONFIG_SYS_NS16550_REG_SIZE 1
Scott Wood96b8a052007-04-16 14:54:15 -0500361
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200362#define CONFIG_SYS_BAUDRATE_TABLE \
Scott Wood96b8a052007-04-16 14:54:15 -0500363 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
364
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200365#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
366#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
Scott Wood96b8a052007-04-16 14:54:15 -0500367
Scott Wood96b8a052007-04-16 14:54:15 -0500368/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +0200369#define CONFIG_SYS_I2C
370#define CONFIG_SYS_I2C_FSL
371#define CONFIG_SYS_FSL_I2C_SPEED 400000
372#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
373#define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
374#define CONFIG_SYS_FSL_I2C2_SPEED 400000
375#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
376#define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
377#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Scott Wood96b8a052007-04-16 14:54:15 -0500378
Scott Wood96b8a052007-04-16 14:54:15 -0500379/*
380 * General PCI
381 * Addresses are mapped 1-1.
382 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200383#define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
384#define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
385#define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
386#define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
387#define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
388#define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
389#define CONFIG_SYS_PCI1_IO_BASE 0x00000000
390#define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
391#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Scott Wood96b8a052007-04-16 14:54:15 -0500392
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200393#define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
Scott Wood96b8a052007-04-16 14:54:15 -0500394
395/*
Timur Tabi89c77842008-02-08 13:15:55 -0600396 * TSEC
Scott Wood96b8a052007-04-16 14:54:15 -0500397 */
398#define CONFIG_TSEC_ENET /* TSEC ethernet support */
399
Timur Tabi89c77842008-02-08 13:15:55 -0600400#define CONFIG_GMII /* MII PHY management */
401
402#ifdef CONFIG_TSEC1
403#define CONFIG_HAS_ETH0
404#define CONFIG_TSEC1_NAME "TSEC0"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200405#define CONFIG_SYS_TSEC1_OFFSET 0x24000
Timur Tabi89c77842008-02-08 13:15:55 -0600406#define TSEC1_PHY_ADDR 0x1c
407#define TSEC1_FLAGS TSEC_GIGABIT
408#define TSEC1_PHYIDX 0
Scott Wood96b8a052007-04-16 14:54:15 -0500409#endif
410
Timur Tabi89c77842008-02-08 13:15:55 -0600411#ifdef CONFIG_TSEC2
412#define CONFIG_HAS_ETH1
Kim Phillips255a35772007-05-16 16:52:19 -0500413#define CONFIG_TSEC2_NAME "TSEC1"
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200414#define CONFIG_SYS_TSEC2_OFFSET 0x25000
Timur Tabi89c77842008-02-08 13:15:55 -0600415#define TSEC2_PHY_ADDR 4
416#define TSEC2_FLAGS TSEC_GIGABIT
417#define TSEC2_PHYIDX 0
418#endif
419
Scott Wood96b8a052007-04-16 14:54:15 -0500420/* Options are: TSEC[0-1] */
421#define CONFIG_ETHPRIME "TSEC1"
422
423/*
424 * Configure on-board RTC
425 */
426#define CONFIG_RTC_DS1337
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200427#define CONFIG_SYS_I2C_RTC_ADDR 0x68
Scott Wood96b8a052007-04-16 14:54:15 -0500428
429/*
430 * Environment
431 */
Scott Wood22f44422012-12-06 13:33:18 +0000432#if defined(CONFIG_NAND)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200433 #define CONFIG_ENV_OFFSET (512 * 1024)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200434 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200435 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
436 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
437 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500438 #define CONFIG_ENV_OFFSET_REDUND \
439 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200440#elif !defined(CONFIG_SYS_RAMBOOT)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500441 #define CONFIG_ENV_ADDR \
442 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200443 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
444 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500445
446/* Address and size of Redundant Environment Sector */
447#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200448 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200449 #define CONFIG_ENV_SIZE 0x2000
Scott Wood96b8a052007-04-16 14:54:15 -0500450#endif
451
452#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200453#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Scott Wood96b8a052007-04-16 14:54:15 -0500454
Jon Loeliger8ea54992007-07-04 22:30:06 -0500455/*
Jon Loeliger079a1362007-07-10 10:12:10 -0500456 * BOOTP options
457 */
458#define CONFIG_BOOTP_BOOTFILESIZE
459#define CONFIG_BOOTP_BOOTPATH
460#define CONFIG_BOOTP_GATEWAY
461#define CONFIG_BOOTP_HOSTNAME
462
Jon Loeliger079a1362007-07-10 10:12:10 -0500463/*
Jon Loeliger8ea54992007-07-04 22:30:06 -0500464 * Command line configuration.
465 */
Jon Loeliger8ea54992007-07-04 22:30:06 -0500466
Scott Wood96b8a052007-04-16 14:54:15 -0500467#define CONFIG_CMDLINE_EDITING 1
Kim Phillipsa059e902010-04-15 17:36:05 -0500468#define CONFIG_AUTO_COMPLETE /* add autocompletion support */
Scott Wood96b8a052007-04-16 14:54:15 -0500469
470/*
471 * Miscellaneous configurable options
472 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200473#define CONFIG_SYS_LONGHELP /* undef to save memory */
474#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200475#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Scott Wood96b8a052007-04-16 14:54:15 -0500476
Joe Hershberger261c07b2011-10-11 23:57:10 -0500477 /* Boot Argument Buffer Size */
478#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
Scott Wood96b8a052007-04-16 14:54:15 -0500479
480/*
481 * For booting Linux, the board info and command line data
Ira W. Snyder9f530d52010-09-10 15:42:32 -0700482 * have to be in the first 256 MB of memory, since this is
Scott Wood96b8a052007-04-16 14:54:15 -0500483 * the maximum mapped by the Linux kernel during initialization.
484 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500485 /* Initial Memory map for Linux*/
486#define CONFIG_SYS_BOOTMAPSZ (256 << 20)
Kevin Hao63865272016-07-08 11:25:15 +0800487#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Scott Wood96b8a052007-04-16 14:54:15 -0500488
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200489#define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
Scott Wood96b8a052007-04-16 14:54:15 -0500490
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200491#ifdef CONFIG_SYS_66MHZ
Scott Wood96b8a052007-04-16 14:54:15 -0500492
493/* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
494/* 0x62040000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200495#define CONFIG_SYS_HRCW_LOW (\
Scott Wood96b8a052007-04-16 14:54:15 -0500496 0x20000000 /* reserved, must be set */ |\
497 HRCWL_DDRCM |\
498 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
499 HRCWL_DDR_TO_SCB_CLK_2X1 |\
500 HRCWL_CSB_TO_CLKIN_2X1 |\
501 HRCWL_CORE_TO_CSB_2X1)
502
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200503#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
Scott Woode4c09502008-06-30 14:13:28 -0500504
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200505#elif defined(CONFIG_SYS_33MHZ)
Scott Wood96b8a052007-04-16 14:54:15 -0500506
507/* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
508/* 0x65040000 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200509#define CONFIG_SYS_HRCW_LOW (\
Scott Wood96b8a052007-04-16 14:54:15 -0500510 0x20000000 /* reserved, must be set */ |\
511 HRCWL_DDRCM |\
512 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
513 HRCWL_DDR_TO_SCB_CLK_2X1 |\
514 HRCWL_CSB_TO_CLKIN_5X1 |\
515 HRCWL_CORE_TO_CSB_2X1)
516
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200517#define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
Scott Woode4c09502008-06-30 14:13:28 -0500518
Scott Wood96b8a052007-04-16 14:54:15 -0500519#endif
520
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200521#define CONFIG_SYS_HRCW_HIGH_BASE (\
Scott Wood96b8a052007-04-16 14:54:15 -0500522 HRCWH_PCI_HOST |\
523 HRCWH_PCI1_ARBITER_ENABLE |\
524 HRCWH_CORE_ENABLE |\
Scott Wood96b8a052007-04-16 14:54:15 -0500525 HRCWH_BOOTSEQ_DISABLE |\
526 HRCWH_SW_WATCHDOG_DISABLE |\
Scott Wood96b8a052007-04-16 14:54:15 -0500527 HRCWH_TSEC1M_IN_RGMII |\
528 HRCWH_TSEC2M_IN_RGMII |\
Scott Woode4c09502008-06-30 14:13:28 -0500529 HRCWH_BIG_ENDIAN)
530
Scott Wood22f44422012-12-06 13:33:18 +0000531#ifdef CONFIG_NAND
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200532#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk4b070802008-08-14 14:41:06 +0200533 HRCWH_FROM_0XFFF00100 |\
534 HRCWH_ROM_LOC_NAND_SP_8BIT |\
535 HRCWH_RL_EXT_NAND)
Scott Woode4c09502008-06-30 14:13:28 -0500536#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200537#define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
Wolfgang Denk4b070802008-08-14 14:41:06 +0200538 HRCWH_FROM_0X00000100 |\
539 HRCWH_ROM_LOC_LOCAL_16BIT |\
540 HRCWH_RL_EXT_LEGACY)
Scott Woode4c09502008-06-30 14:13:28 -0500541#endif
Scott Wood96b8a052007-04-16 14:54:15 -0500542
543/* System IO Config */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200544#define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
Joe Hershberger0eaf8f92011-11-11 15:55:38 -0600545 /* Enable Internal USB Phy and GPIO on LCD Connector */
546#define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
Scott Wood96b8a052007-04-16 14:54:15 -0500547
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200548#define CONFIG_SYS_HID0_INIT 0x000000000
549#define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
Kim Phillips1a2e2032010-04-20 19:37:54 -0500550 HID0_ENABLE_INSTRUCTION_CACHE | \
551 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
Scott Wood96b8a052007-04-16 14:54:15 -0500552
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200553#define CONFIG_SYS_HID2 HID2_HBE
Scott Wood96b8a052007-04-16 14:54:15 -0500554
Becky Bruce31d82672008-05-08 19:02:12 -0500555#define CONFIG_HIGH_BATS 1 /* High BATs supported */
556
Scott Wood96b8a052007-04-16 14:54:15 -0500557/* DDR @ 0x00000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500558#define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500559#define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
560 | BATU_BL_256M \
561 | BATU_VS \
562 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500563
564/* PCI @ 0x80000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500565#define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
Joe Hershberger261c07b2011-10-11 23:57:10 -0500566#define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
567 | BATU_BL_256M \
568 | BATU_VS \
569 | BATU_VP)
570#define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500571 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500572 | BATL_CACHEINHIBIT \
573 | BATL_GUARDEDSTORAGE)
574#define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
575 | BATU_BL_256M \
576 | BATU_VS \
577 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500578
579/* PCI2 not supported on 8313 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200580#define CONFIG_SYS_IBAT3L (0)
581#define CONFIG_SYS_IBAT3U (0)
582#define CONFIG_SYS_IBAT4L (0)
583#define CONFIG_SYS_IBAT4U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500584
585/* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
Joe Hershberger261c07b2011-10-11 23:57:10 -0500586#define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
Joe Hershberger72cd4082011-10-11 23:57:28 -0500587 | BATL_PP_RW \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500588 | BATL_CACHEINHIBIT \
589 | BATL_GUARDEDSTORAGE)
590#define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
591 | BATU_BL_256M \
592 | BATU_VS \
593 | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500594
595/* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
Joe Hershberger72cd4082011-10-11 23:57:28 -0500596#define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200597#define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
Scott Wood96b8a052007-04-16 14:54:15 -0500598
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200599#define CONFIG_SYS_IBAT7L (0)
600#define CONFIG_SYS_IBAT7U (0)
Scott Wood96b8a052007-04-16 14:54:15 -0500601
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200602#define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
603#define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
604#define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
605#define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
606#define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
607#define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
608#define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
609#define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
610#define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
611#define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
612#define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
613#define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
614#define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
615#define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
616#define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
617#define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
Scott Wood96b8a052007-04-16 14:54:15 -0500618
619/*
Scott Wood96b8a052007-04-16 14:54:15 -0500620 * Environment Configuration
621 */
622#define CONFIG_ENV_OVERWRITE
623
Joe Hershberger261c07b2011-10-11 23:57:10 -0500624#define CONFIG_NETDEV "eth1"
Scott Wood96b8a052007-04-16 14:54:15 -0500625
626#define CONFIG_HOSTNAME mpc8313erdb
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000627#define CONFIG_ROOTPATH "/nfs/root/path"
Joe Hershbergerb3f44c22011-10-13 13:03:48 +0000628#define CONFIG_BOOTFILE "uImage"
Joe Hershberger261c07b2011-10-11 23:57:10 -0500629 /* U-Boot image on TFTP server */
630#define CONFIG_UBOOTPATH "u-boot.bin"
631#define CONFIG_FDTFILE "mpc8313erdb.dtb"
Scott Wood96b8a052007-04-16 14:54:15 -0500632
Joe Hershberger261c07b2011-10-11 23:57:10 -0500633 /* default location for tftp and bootm */
634#define CONFIG_LOADADDR 800000
Scott Wood96b8a052007-04-16 14:54:15 -0500635
Scott Wood96b8a052007-04-16 14:54:15 -0500636#define CONFIG_EXTRA_ENV_SETTINGS \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500637 "netdev=" CONFIG_NETDEV "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500638 "ethprime=TSEC1\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500639 "uboot=" CONFIG_UBOOTPATH "\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200640 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200641 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
642 " +$filesize; " \
643 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
644 " +$filesize; " \
645 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
646 " $filesize; " \
647 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
648 " +$filesize; " \
649 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
650 " $filesize\0" \
Kim Phillips79f516b2009-08-21 16:34:38 -0500651 "fdtaddr=780000\0" \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500652 "fdtfile=" CONFIG_FDTFILE "\0" \
Scott Wood96b8a052007-04-16 14:54:15 -0500653 "console=ttyS0\0" \
654 "setbootargs=setenv bootargs " \
655 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200656 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
Joe Hershberger261c07b2011-10-11 23:57:10 -0500657 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
658 "$netdev:off " \
Scott Wood96b8a052007-04-16 14:54:15 -0500659 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
660
661#define CONFIG_NFSBOOTCOMMAND \
662 "setenv rootdev /dev/nfs;" \
Wolfgang Denk53677ef2008-05-20 16:00:29 +0200663 "run setbootargs;" \
664 "run setipargs;" \
Scott Wood96b8a052007-04-16 14:54:15 -0500665 "tftp $loadaddr $bootfile;" \
666 "tftp $fdtaddr $fdtfile;" \
667 "bootm $loadaddr - $fdtaddr"
668
669#define CONFIG_RAMBOOTCOMMAND \
670 "setenv rootdev /dev/ram;" \
671 "run setbootargs;" \
672 "tftp $ramdiskaddr $ramdiskfile;" \
673 "tftp $loadaddr $bootfile;" \
674 "tftp $fdtaddr $fdtfile;" \
675 "bootm $loadaddr $ramdiskaddr $fdtaddr"
676
Scott Wood96b8a052007-04-16 14:54:15 -0500677#endif /* __CONFIG_H */