blob: 17d23839b8f25de57ab7770f02cfe5f98e68c1b7 [file] [log] [blame]
Albert Aribaudce9c2272010-06-17 19:38:21 +05301/*
Albert ARIBAUD57b4bce2011-04-22 19:41:02 +02002 * Copyright (C) 2010 Albert ARIBAUD <albert.u.boot@aribaud.net>
Albert Aribaudce9c2272010-06-17 19:38:21 +05303 *
4 * Based on original Kirkwood support which is
5 * (C) Copyright 2009
6 * Marvell Semiconductor <www.marvell.com>
7 * Written-by: Prafulla Wadaskar <prafulla@marvell.com>
8 *
Wolfgang Denk1a459662013-07-08 09:37:19 +02009 * SPDX-License-Identifier: GPL-2.0+
Albert Aribaudce9c2272010-06-17 19:38:21 +053010 */
11
12#ifndef _CONFIG_EDMINIV2_H
13#define _CONFIG_EDMINIV2_H
14
15/*
Albert ARIBAUD9608e7d2015-01-31 22:55:38 +010016 * SPL
17 */
18
19#define CONFIG_SPL_FRAMEWORK
Albert ARIBAUD9608e7d2015-01-31 22:55:38 +010020#define CONFIG_SPL_TEXT_BASE 0xffff0000
21#define CONFIG_SPL_MAX_SIZE 0x0000fff0
22#define CONFIG_SPL_STACK 0x00020000
23#define CONFIG_SPL_BSS_START_ADDR 0x00020000
24#define CONFIG_SPL_BSS_MAX_SIZE 0x0001ffff
25#define CONFIG_SYS_SPL_MALLOC_START 0x00040000
26#define CONFIG_SYS_SPL_MALLOC_SIZE 0x0001ffff
Albert ARIBAUD9608e7d2015-01-31 22:55:38 +010027#define CONFIG_SYS_UBOOT_BASE 0xfff90000
28#define CONFIG_SYS_UBOOT_START 0x00800000
29#define CONFIG_SYS_TEXT_BASE 0x00800000
30
31/*
Albert Aribaudce9c2272010-06-17 19:38:21 +053032 * High Level Configuration Options (easy to change)
33 */
34
35#define CONFIG_MARVELL 1
Albert Aribaudce9c2272010-06-17 19:38:21 +053036#define CONFIG_FEROCEON 1 /* CPU Core subversion */
Albert Aribaudce9c2272010-06-17 19:38:21 +053037#define CONFIG_88F5182 1 /* SOC Name */
38#define CONFIG_MACH_EDMINIV2 1 /* Machine type */
39
Lei Wen5ff8b352011-10-24 16:27:32 +000040#include <asm/arch/orion5x.h>
Albert Aribaudce9c2272010-06-17 19:38:21 +053041/*
42 * CLKs configurations
43 */
44
Albert Aribaudce9c2272010-06-17 19:38:21 +053045/*
46 * Board-specific values for Orion5x MPP low level init:
47 * - MPPs 12 to 15 are SATA LEDs (mode 5)
48 * - Others are GPIO/unused (mode 3 for MPP0, mode 5 for
49 * MPP16 to MPP19, mode 0 for others
50 */
51
52#define ORION5X_MPP0_7 0x00000003
53#define ORION5X_MPP8_15 0x55550000
Albert Aribaudecaf3af2010-08-08 05:17:06 +053054#define ORION5X_MPP16_23 0x00005555
Albert Aribaudce9c2272010-06-17 19:38:21 +053055
56/*
57 * Board-specific values for Orion5x GPIO low level init:
58 * - GPIO3 is input (RTC interrupt)
59 * - GPIO16 is Power LED control (0 = on, 1 = off)
60 * - GPIO17 is Power LED source select (0 = CPLD, 1 = GPIO16)
61 * - GPIO18 is Power Button status (0 = Released, 1 = Pressed)
Albert ARIBAUD491f6c22012-08-16 06:35:21 +000062 * - GPIO19 is SATA disk power toggle (toggles on 0-to-1)
63 * - GPIO22 is SATA disk power status ()
64 * - GPIO23 is supply status for SATA disk ()
65 * - GPIO24 is supply control for board (write 1 to power off)
66 * Last GPIO is 25, further bits are supposed to be 0.
Albert Aribaudce9c2272010-06-17 19:38:21 +053067 * Enable mask has ones for INPUT, 0 for OUTPUT.
Albert ARIBAUD491f6c22012-08-16 06:35:21 +000068 * Default is LED ON, board ON :)
Albert Aribaudce9c2272010-06-17 19:38:21 +053069 */
70
Albert ARIBAUD491f6c22012-08-16 06:35:21 +000071#define ORION5X_GPIO_OUT_ENABLE 0xfef4f0ca
72#define ORION5X_GPIO_OUT_VALUE 0x00000000
73#define ORION5X_GPIO_IN_POLARITY 0x000000d0
Albert Aribaudce9c2272010-06-17 19:38:21 +053074
75/*
76 * NS16550 Configuration
77 */
78
Albert Aribaudce9c2272010-06-17 19:38:21 +053079#define CONFIG_SYS_NS16550_SERIAL
80#define CONFIG_SYS_NS16550_REG_SIZE (-4)
81#define CONFIG_SYS_NS16550_CLK CONFIG_SYS_TCLK
82#define CONFIG_SYS_NS16550_COM1 ORION5X_UART0_BASE
83
84/*
85 * Serial Port configuration
86 * The following definitions let you select what serial you want to use
87 * for your console driver.
88 */
89
90#define CONFIG_CONS_INDEX 1 /*Console on UART0 */
Albert Aribaudce9c2272010-06-17 19:38:21 +053091#define CONFIG_SYS_BAUDRATE_TABLE \
92 { 9600, 19200, 38400, 57600, 115200, 230400, 460800, 921600 }
93
94/*
95 * FLASH configuration
96 */
97
98#define CONFIG_SYS_FLASH_CFI
99#define CONFIG_FLASH_CFI_DRIVER
Albert Aribaudce9c2272010-06-17 19:38:21 +0530100#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max num of flash banks */
101#define CONFIG_SYS_MAX_FLASH_SECT 11 /* max num of sects on one chip */
102#define CONFIG_SYS_FLASH_BASE 0xfff80000
Albert Aribaudce9c2272010-06-17 19:38:21 +0530103
104/* auto boot */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530105
106/*
107 * For booting Linux, the board info and command line data
108 * have to be in the first 8 MB of memory, since this is
109 * the maximum mapped by the Linux kernel during initialization.
110 */
111#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
112#define CONFIG_INITRD_TAG 1 /* enable INITRD tag */
113#define CONFIG_SETUP_MEMORY_TAGS 1 /* enable memory tag */
114
Albert Aribaudce9c2272010-06-17 19:38:21 +0530115#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buff Size */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530116/*
Joe Hershbergeref0f2f52015-06-22 16:15:30 -0500117 * Commands configuration
Albert Aribaudce9c2272010-06-17 19:38:21 +0530118 */
Albert Aribaudab9164d2010-07-12 22:24:30 +0200119
Albert Aribaudce9c2272010-06-17 19:38:21 +0530120/*
Albert Aribaudab9164d2010-07-12 22:24:30 +0200121 * Network
Albert Aribaudce9c2272010-06-17 19:38:21 +0530122 */
Albert Aribaudab9164d2010-07-12 22:24:30 +0200123
124#ifdef CONFIG_CMD_NET
125#define CONFIG_MVGBE /* Enable Marvell GbE Driver */
126#define CONFIG_MVGBE_PORTS {1} /* enable port 0 only */
127#define CONFIG_SKIP_LOCAL_MAC_RANDOMIZATION /* don't randomize MAC */
128#define CONFIG_PHY_BASE_ADR 0x8
129#define CONFIG_RESET_PHY_R /* use reset_phy() to init mv8831116 PHY */
130#define CONFIG_NETCONSOLE /* include NetConsole support */
Albert Aribaudab9164d2010-07-12 22:24:30 +0200131#define CONFIG_MII /* expose smi ove miiphy interface */
132#define CONFIG_SYS_FAULT_ECHO_LINK_DOWN /* detect link using phy */
133#define CONFIG_ENV_OVERWRITE /* ethaddr can be reprogrammed */
134#endif
Albert Aribaudce9c2272010-06-17 19:38:21 +0530135
136/*
Albert Aribaudecaf3af2010-08-08 05:17:06 +0530137 * IDE
138 */
Simon Glassfc843a02017-05-17 03:25:30 -0600139#ifdef CONFIG_IDE
Albert Aribaudecaf3af2010-08-08 05:17:06 +0530140#define __io
141#define CONFIG_IDE_PREINIT
Albert Aribaudecaf3af2010-08-08 05:17:06 +0530142/* ED Mini V has an IDE-compatible SATA connector for port 1 */
143#define CONFIG_MVSATA_IDE
144#define CONFIG_MVSATA_IDE_USE_PORT1
145/* Needs byte-swapping for ATA data register */
146#define CONFIG_IDE_SWAP_IO
147/* Data, registers and alternate blocks are at the same offset */
148#define CONFIG_SYS_ATA_DATA_OFFSET (0x0100)
149#define CONFIG_SYS_ATA_REG_OFFSET (0x0100)
150#define CONFIG_SYS_ATA_ALT_OFFSET (0x0100)
151/* Each 8-bit ATA register is aligned to a 4-bytes address */
152#define CONFIG_SYS_ATA_STRIDE 4
153/* Controller supports 48-bits LBA addressing */
154#define CONFIG_LBA48
155/* A single bus, a single device */
156#define CONFIG_SYS_IDE_MAXBUS 1
157#define CONFIG_SYS_IDE_MAXDEVICE 1
158/* ATA registers base is at SATA controller base */
159#define CONFIG_SYS_ATA_BASE_ADDR ORION5X_SATA_BASE
160/* ATA bus 0 is orion5x port 1 on ED Mini V2 */
161#define CONFIG_SYS_ATA_IDE0_OFFSET ORION5X_SATA_PORT1_OFFSET
162/* end of IDE defines */
163#endif /* CMD_IDE */
164
165/*
Albert ARIBAUD81a6c002012-01-15 22:08:41 +0000166 * Common USB/EHCI configuration
167 */
168#ifdef CONFIG_CMD_USB
Albert ARIBAUD81a6c002012-01-15 22:08:41 +0000169#define ORION5X_USB20_HOST_PORT_BASE ORION5X_USB20_PORT0_BASE
Albert ARIBAUD81a6c002012-01-15 22:08:41 +0000170#define CONFIG_SUPPORT_VFAT
171#endif /* CONFIG_CMD_USB */
172
173/*
Albert Aribaudc2ca44c2010-08-27 18:26:06 +0200174 * I2C related stuff
175 */
176#ifdef CONFIG_CMD_I2C
Hans de Goede0db2bbd2014-06-13 22:55:48 +0200177#define CONFIG_SYS_I2C
178#define CONFIG_SYS_I2C_MVTWSI
Paul Kocialkowskidd822422015-04-10 23:09:51 +0200179#define CONFIG_I2C_MVTWSI_BASE0 ORION5X_TWSI_BASE
Albert Aribaudc2ca44c2010-08-27 18:26:06 +0200180#define CONFIG_SYS_I2C_SLAVE 0x0
181#define CONFIG_SYS_I2C_SPEED 100000
182#endif
183
184/*
Albert Aribaudce9c2272010-06-17 19:38:21 +0530185 * Environment variables configurations
186 */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530187#define CONFIG_ENV_SECT_SIZE 0x2000 /* 16K */
188#define CONFIG_ENV_SIZE 0x2000
189#define CONFIG_ENV_OFFSET 0x4000 /* env starts here */
190
191/*
192 * Size of malloc() pool
193 */
Albert ARIBAUD84fb04b2012-09-21 14:57:12 +0000194#define CONFIG_SYS_MALLOC_LEN (1024 * 256) /* 256kB for malloc() */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530195
196/*
197 * Other required minimal configurations
198 */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530199#define CONFIG_ARCH_CPU_INIT /* call arch_cpu_init() */
Albert Aribaudce9c2272010-06-17 19:38:21 +0530200#define CONFIG_NR_DRAM_BANKS 1
201
Albert Aribaudce9c2272010-06-17 19:38:21 +0530202#define CONFIG_SYS_LOAD_ADDR 0x00800000
203#define CONFIG_SYS_MEMTEST_START 0x00400000
204#define CONFIG_SYS_MEMTEST_END 0x007fffff
205#define CONFIG_SYS_RESET_ADDRESS 0xffff0000
Albert Aribaudce9c2272010-06-17 19:38:21 +0530206
Albert ARIBAUDa203a7c2012-02-06 20:32:19 +0530207/* Enable command line editing */
208#define CONFIG_CMDLINE_EDITING
209
210/* provide extensive help */
211#define CONFIG_SYS_LONGHELP
212
Albert Aribaud06939232010-10-11 13:13:29 +0200213/* additions for new relocation code, must be added to all boards */
214#define CONFIG_SYS_SDRAM_BASE 0
215#define CONFIG_SYS_INIT_SP_ADDR \
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200216 (CONFIG_SYS_SDRAM_BASE + 0x1000 - GENERATED_GBL_DATA_SIZE)
Albert Aribaud06939232010-10-11 13:13:29 +0200217
Albert Aribaudce9c2272010-06-17 19:38:21 +0530218#endif /* _CONFIG_EDMINIV2_H */