blob: e63fece8b219150166131655133eda0b98876bb1 [file] [log] [blame]
wdenkc6097192002-11-03 00:24:07 +00001/*
2 * armboot - Startup Code for XScale
3 *
4 * Copyright (C) 1998 Dan Malek <dmalek@jlc.net>
5 * Copyright (C) 1999 Magnus Damm <kieraypc01.p.y.kie.era.ericsson.se>
6 * Copyright (C) 2000 Wolfgang Denk <wd@denx.de>
7 * Copyright (c) 2001 Alex Züpke <azu@sysgo.de>
8 * Copyright (c) 2002 Kyle Harris <kharris@nexus-tech.net>
9 *
10 * See file CREDITS for list of people who contributed to this
11 * project.
12 *
13 * This program is free software; you can redistribute it and/or
14 * modify it under the terms of the GNU General Public License as
15 * published by the Free Software Foundation; either version 2 of
16 * the License, or (at your option) any later version.
17 *
18 * This program is distributed in the hope that it will be useful,
19 * but WITHOUT ANY WARRANTY; without even the implied warranty of
wdenk384ae022002-11-05 00:17:55 +000020 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
wdenkc6097192002-11-03 00:24:07 +000021 * GNU General Public License for more details.
22 *
23 * You should have received a copy of the GNU General Public License
24 * along with this program; if not, write to the Free Software
25 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
26 * MA 02111-1307 USA
27 */
28
29
30
31#include <config.h>
32#include <version.h>
33
34.globl _start
wdenk384ae022002-11-05 00:17:55 +000035_start: b reset
wdenkc6097192002-11-03 00:24:07 +000036 ldr pc, _undefined_instruction
37 ldr pc, _software_interrupt
38 ldr pc, _prefetch_abort
39 ldr pc, _data_abort
40 ldr pc, _not_used
41 ldr pc, _irq
42 ldr pc, _fiq
43
wdenk384ae022002-11-05 00:17:55 +000044_undefined_instruction: .word undefined_instruction
wdenkc6097192002-11-03 00:24:07 +000045_software_interrupt: .word software_interrupt
46_prefetch_abort: .word prefetch_abort
47_data_abort: .word data_abort
48_not_used: .word not_used
49_irq: .word irq
50_fiq: .word fiq
51
52 .balignl 16,0xdeadbeef
53
54
55/*
56 * Startup Code (reset vector)
57 *
58 * do important init only if we don't start from memory!
59 * - relocate armboot to ram
60 * - setup stack
61 * - jump to second stage
62 */
63
64/*
65 * CFG_MEM_END is in the board dependent config-file (configs/config_BOARD.h)
66 */
67_TEXT_BASE:
68 .word TEXT_BASE
69
70.globl _armboot_start
71_armboot_start:
72 .word _start
73
74/*
75 * Note: _armboot_end_data and _armboot_end are defined
76 * by the (board-dependent) linker script.
77 * _armboot_end_data is the first usable FLASH address after armboot
78 */
79.globl _armboot_end_data
80_armboot_end_data:
81 .word armboot_end_data
82.globl _armboot_end
83_armboot_end:
84 .word armboot_end
85
86/*
87 * _armboot_real_end is the first usable RAM address behind armboot
88 * and the various stacks
89 */
90.globl _armboot_real_end
91_armboot_real_end:
92 .word 0x0badc0de
93
94/*
95 * We relocate uboot to this address (end of RAM - 128 KiB)
96 */
97.globl _uboot_reloc
98_uboot_reloc:
wdenk699b13a2002-11-03 18:03:52 +000099 .word TEXT_BASE
wdenkc6097192002-11-03 00:24:07 +0000100
101#ifdef CONFIG_USE_IRQ
102/* IRQ stack memory (calculated at run-time) */
103.globl IRQ_STACK_START
104IRQ_STACK_START:
105 .word 0x0badc0de
106
107/* IRQ stack memory (calculated at run-time) */
108.globl FIQ_STACK_START
109FIQ_STACK_START:
110 .word 0x0badc0de
111#endif
112
113
114/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +0000115/* */
116/* the actual reset code */
117/* */
wdenkc6097192002-11-03 00:24:07 +0000118/****************************************************************************/
119
120reset:
wdenk384ae022002-11-05 00:17:55 +0000121 mrs r0,cpsr /* set the cpu to SVC32 mode */
122 bic r0,r0,#0x1f /* (superviser mode, M=10011) */
wdenkc6097192002-11-03 00:24:07 +0000123 orr r0,r0,#0x13
124 msr cpsr,r0
125
wdenk384ae022002-11-05 00:17:55 +0000126 bl cpu_init_crit /* we do sys-critical inits */
wdenkc6097192002-11-03 00:24:07 +0000127
wdenk384ae022002-11-05 00:17:55 +0000128relocate: /* relocate U-Boot to RAM */
wdenkc6097192002-11-03 00:24:07 +0000129 adr r0, _start /* r0 <- current position of code */
130 ldr r2, _armboot_start
131 ldr r3, _armboot_end
132 sub r2, r3, r2 /* r2 <- size of armboot */
wdenkc6097192002-11-03 00:24:07 +0000133 ldr r1, _TEXT_BASE
134 add r2, r0, r2 /* r2 <- source end address */
135
136copy_loop:
137 ldmia r0!, {r3-r10} /* copy from source address [r0] */
138 stmia r1!, {r3-r10} /* copy to target address [r1] */
139 cmp r0, r2 /* until source end addreee [r2] */
140 ble copy_loop
141
wdenk384ae022002-11-05 00:17:55 +0000142 /* Set up the stack */
wdenkc6097192002-11-03 00:24:07 +0000143 ldr r0, _uboot_reloc /* upper 128 KiB: relocated uboot */
wdenk384ae022002-11-05 00:17:55 +0000144 sub r0, r0, #CFG_MALLOC_LEN /* malloc area */
145 /* FIXME: bdinfo should be here */
wdenkc6097192002-11-03 00:24:07 +0000146 sub sp, r0, #12 /* leave 3 words for abort-stack */
147
148 ldr pc, _start_armboot
149
wdenk384ae022002-11-05 00:17:55 +0000150_start_armboot: .word start_armboot
wdenkc6097192002-11-03 00:24:07 +0000151
152
153/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +0000154/* */
155/* CPU_init_critical registers */
156/* */
157/* - setup important registers */
158/* - setup memory timing */
159/* */
wdenkc6097192002-11-03 00:24:07 +0000160/****************************************************************************/
161
wdenk384ae022002-11-05 00:17:55 +0000162 /* Interrupt-Controller base address */
wdenkc6097192002-11-03 00:24:07 +0000163IC_BASE: .word 0x40d00000
164#define ICMR 0x04
165
166/* Reset-Controller */
wdenk384ae022002-11-05 00:17:55 +0000167RST_BASE: .word 0x40f00030
wdenkc6097192002-11-03 00:24:07 +0000168#define RCSR 0x00
169
wdenk384ae022002-11-05 00:17:55 +0000170 /* Operating System Timer */
171OSTIMER_BASE: .word 0x40a00000
172#define OSMR3 0x0C
173#define OSCR 0x10
174#define OWER 0x18
175#define OIER 0x1C
wdenkc6097192002-11-03 00:24:07 +0000176
wdenk384ae022002-11-05 00:17:55 +0000177 /* Clock Manager Registers */
wdenk7f6c2cb2002-11-10 22:06:23 +0000178#ifdef CFG_CPUSPEED
wdenk384ae022002-11-05 00:17:55 +0000179CC_BASE: .word 0x41300000
180#define CCCR 0x00
181cpuspeed: .word CFG_CPUSPEED
wdenk7f6c2cb2002-11-10 22:06:23 +0000182#endif
wdenk384ae022002-11-05 00:17:55 +0000183 /* RS: ??? */
wdenkc6097192002-11-03 00:24:07 +0000184 .macro CPWAIT
wdenk699b13a2002-11-03 18:03:52 +0000185 mrc p15,0,r0,c2,c0,0
wdenkc6097192002-11-03 00:24:07 +0000186 mov r0,r0
187 sub pc,pc,#4
188 .endm
189
190
191cpu_init_crit:
192
wdenk384ae022002-11-05 00:17:55 +0000193 /* mask all IRQs */
wdenkc6097192002-11-03 00:24:07 +0000194 ldr r0, IC_BASE
195 mov r1, #0x00
196 str r1, [r0, #ICMR]
197
wdenk7f6c2cb2002-11-10 22:06:23 +0000198#ifdef CFG_CPUSPEED
wdenkc6097192002-11-03 00:24:07 +0000199 /* set clock speed */
200 ldr r0, CC_BASE
201 ldr r1, cpuspeed
202 str r1, [r0, #CCCR]
wdenk7f6c2cb2002-11-10 22:06:23 +0000203 mov r0, #3
204 mcr p14, 0, r0, c6, c0, 0
205#endif
wdenkc6097192002-11-03 00:24:07 +0000206
207 /*
208 * before relocating, we have to setup RAM timing
209 * because memory timing is board-dependend, you will
210 * find a memsetup.S in your board directory.
211 */
212 mov ip, lr
213 bl memsetup
214 mov lr, ip
215
216 /* Memory interfaces are working. Disable MMU and enable I-cache. */
217
wdenk384ae022002-11-05 00:17:55 +0000218 ldr r0, =0x2001 /* enable access to all coproc. */
wdenkc6097192002-11-03 00:24:07 +0000219 mcr p15, 0, r0, c15, c1, 0
wdenk699b13a2002-11-03 18:03:52 +0000220 CPWAIT
wdenkc6097192002-11-03 00:24:07 +0000221
222 mcr p15, 0, r0, c7, c10, 4 /* drain the write & fill buffers */
wdenk699b13a2002-11-03 18:03:52 +0000223 CPWAIT
wdenkc6097192002-11-03 00:24:07 +0000224
wdenk384ae022002-11-05 00:17:55 +0000225 mcr p15, 0, r0, c7, c7, 0 /* flush Icache, Dcache and BTB */
wdenk699b13a2002-11-03 18:03:52 +0000226 CPWAIT
wdenkc6097192002-11-03 00:24:07 +0000227
228 mcr p15, 0, r0, c8, c7, 0 /* flush instuction and data TLBs */
wdenk699b13a2002-11-03 18:03:52 +0000229 CPWAIT
wdenkc6097192002-11-03 00:24:07 +0000230
wdenk384ae022002-11-05 00:17:55 +0000231 /* Enable the Icache */
wdenkc6097192002-11-03 00:24:07 +0000232/*
233 mrc p15, 0, r0, c1, c0, 0
234 orr r0, r0, #0x1800
235 mcr p15, 0, r0, c1, c0, 0
wdenk699b13a2002-11-03 18:03:52 +0000236 CPWAIT
wdenkc6097192002-11-03 00:24:07 +0000237*/
238 mov pc, lr
239
240
241/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +0000242/* */
243/* Interrupt handling */
244/* */
wdenkc6097192002-11-03 00:24:07 +0000245/****************************************************************************/
246
wdenk384ae022002-11-05 00:17:55 +0000247/* IRQ stack frame */
wdenkc6097192002-11-03 00:24:07 +0000248
249#define S_FRAME_SIZE 72
250
251#define S_OLD_R0 68
252#define S_PSR 64
253#define S_PC 60
254#define S_LR 56
255#define S_SP 52
256
257#define S_IP 48
258#define S_FP 44
259#define S_R10 40
260#define S_R9 36
261#define S_R8 32
262#define S_R7 28
263#define S_R6 24
264#define S_R5 20
265#define S_R4 16
266#define S_R3 12
267#define S_R2 8
268#define S_R1 4
269#define S_R0 0
270
271#define MODE_SVC 0x13
272
wdenk384ae022002-11-05 00:17:55 +0000273 /* use bad_save_user_regs for abort/prefetch/undef/swi ... */
wdenkc6097192002-11-03 00:24:07 +0000274
275 .macro bad_save_user_regs
276 sub sp, sp, #S_FRAME_SIZE
wdenk384ae022002-11-05 00:17:55 +0000277 stmia sp, {r0 - r12} /* Calling r0-r12 */
278 add r8, sp, #S_PC
wdenkc6097192002-11-03 00:24:07 +0000279
280 ldr r2, _armboot_end
281 add r2, r2, #CONFIG_STACKSIZE
282 sub r2, r2, #8
wdenk384ae022002-11-05 00:17:55 +0000283 ldmia r2, {r2 - r4} /* get pc, cpsr, old_r0 */
284 add r0, sp, #S_FRAME_SIZE /* restore sp_SVC */
wdenkc6097192002-11-03 00:24:07 +0000285
286 add r5, sp, #S_SP
287 mov r1, lr
wdenk384ae022002-11-05 00:17:55 +0000288 stmia r5, {r0 - r4} /* save sp_SVC, lr_SVC, pc, cpsr, old_r */
wdenkc6097192002-11-03 00:24:07 +0000289 mov r0, sp
290 .endm
291
292
wdenk384ae022002-11-05 00:17:55 +0000293 /* use irq_save_user_regs / irq_restore_user_regs for */
294 /* IRQ/FIQ handling */
wdenkc6097192002-11-03 00:24:07 +0000295
296 .macro irq_save_user_regs
297 sub sp, sp, #S_FRAME_SIZE
wdenk384ae022002-11-05 00:17:55 +0000298 stmia sp, {r0 - r12} /* Calling r0-r12 */
299 add r8, sp, #S_PC
300 stmdb r8, {sp, lr}^ /* Calling SP, LR */
301 str lr, [r8, #0] /* Save calling PC */
302 mrs r6, spsr
303 str r6, [r8, #4] /* Save CPSR */
304 str r0, [r8, #8] /* Save OLD_R0 */
wdenkc6097192002-11-03 00:24:07 +0000305 mov r0, sp
306 .endm
307
308 .macro irq_restore_user_regs
309 ldmia sp, {r0 - lr}^ @ Calling r0 - lr
310 mov r0, r0
311 ldr lr, [sp, #S_PC] @ Get PC
312 add sp, sp, #S_FRAME_SIZE
313 subs pc, lr, #4 @ return & move spsr_svc into cpsr
314 .endm
315
316 .macro get_bad_stack
317 ldr r13, _armboot_end @ setup our mode stack
318 add r13, r13, #CONFIG_STACKSIZE @ resides at top of normal stack
319 sub r13, r13, #8
320
321 str lr, [r13] @ save caller lr / spsr
322 mrs lr, spsr
wdenk384ae022002-11-05 00:17:55 +0000323 str lr, [r13, #4]
wdenkc6097192002-11-03 00:24:07 +0000324
325 mov r13, #MODE_SVC @ prepare SVC-Mode
326 msr spsr_c, r13
327 mov lr, pc
328 movs pc, lr
329 .endm
330
331 .macro get_irq_stack @ setup IRQ stack
332 ldr sp, IRQ_STACK_START
333 .endm
334
335 .macro get_fiq_stack @ setup FIQ stack
336 ldr sp, FIQ_STACK_START
337 .endm
338
339
340/****************************************************************************/
wdenk384ae022002-11-05 00:17:55 +0000341/* */
342/* exception handlers */
343/* */
wdenkc6097192002-11-03 00:24:07 +0000344/****************************************************************************/
345
wdenk384ae022002-11-05 00:17:55 +0000346 .align 5
wdenkc6097192002-11-03 00:24:07 +0000347undefined_instruction:
348 get_bad_stack
349 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000350 bl do_undefined_instruction
wdenkc6097192002-11-03 00:24:07 +0000351
352 .align 5
353software_interrupt:
354 get_bad_stack
355 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000356 bl do_software_interrupt
wdenkc6097192002-11-03 00:24:07 +0000357
358 .align 5
359prefetch_abort:
360 get_bad_stack
361 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000362 bl do_prefetch_abort
wdenkc6097192002-11-03 00:24:07 +0000363
364 .align 5
365data_abort:
366 get_bad_stack
367 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000368 bl do_data_abort
wdenkc6097192002-11-03 00:24:07 +0000369
370 .align 5
371not_used:
372 get_bad_stack
373 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000374 bl do_not_used
wdenkc6097192002-11-03 00:24:07 +0000375
376#ifdef CONFIG_USE_IRQ
377
378 .align 5
379irq:
380 get_irq_stack
381 irq_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000382 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000383 irq_restore_user_regs
384
385 .align 5
386fiq:
387 get_fiq_stack
388 irq_save_user_regs /* someone ought to write a more */
wdenk384ae022002-11-05 00:17:55 +0000389 bl do_fiq /* effiction fiq_save_user_regs */
wdenkc6097192002-11-03 00:24:07 +0000390 irq_restore_user_regs
391
392#else
393
394 .align 5
395irq:
396 get_bad_stack
397 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000398 bl do_irq
wdenkc6097192002-11-03 00:24:07 +0000399
400 .align 5
401fiq:
402 get_bad_stack
403 bad_save_user_regs
wdenk384ae022002-11-05 00:17:55 +0000404 bl do_fiq
wdenkc6097192002-11-03 00:24:07 +0000405
406#endif
407
wdenk384ae022002-11-05 00:17:55 +0000408/************************************************************************/
409/* */
410/* Reset function: the PXA250 has no reset function, so we have to */
411/* perform a watchdog timeout to cause a reset. */
412/* */
413/************************************************************************/
wdenkc6097192002-11-03 00:24:07 +0000414 .align 5
415.globl reset_cpu
416reset_cpu:
wdenk384ae022002-11-05 00:17:55 +0000417 /* We set OWE:WME (watchdog enable) and wait until timeout happens */
wdenkc6097192002-11-03 00:24:07 +0000418
wdenk384ae022002-11-05 00:17:55 +0000419 ldr r0, OSTIMER_BASE
420 ldr r1, [r0, #OWER]
421 orr r1, r1, #0x0001 /* bit0: WME */
422 str r1, [r0, #OWER]
423
424 /* OS timer does only wrap every 1165 seconds, so we have to set */
425 /* the match register as well. */
426
427 ldr r1, [r0, #OSCR] /* read OS timer */
428 add r1, r1, #0x800 /* let OSMR3 match after */
429 add r1, r1, #0x800 /* 4096*(1/3.6864MHz)=1ms */
430 str r1, [r0, #OSMR3]
431
432reset_endless:
433
434 b reset_endless