blob: 12b266e51532b0e89986e5e00c1d5667fe74c4ab [file] [log] [blame]
Peter Howarda868e442015-03-23 09:19:56 +11001/*
2 * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
3 *
4 * Based on davinci_dvevm.h. Original Copyrights follow:
5 *
6 * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
7 *
Tom Rini5b8031c2016-01-14 22:05:13 -05008 * SPDX-License-Identifier: GPL-2.0
Peter Howarda868e442015-03-23 09:19:56 +11009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
14/*
15 * Board
16 */
17#define CONFIG_DRIVER_TI_EMAC
18#undef CONFIG_USE_SPIFLASH
19#undef CONFIG_SYS_USE_NOR
20#define CONFIG_USE_NAND
21
22/*
23 * SoC Configuration
24 */
25#define CONFIG_MACH_OMAPL138_LCDK
Peter Howarda868e442015-03-23 09:19:56 +110026#define CONFIG_SYS_CLK_FREQ clk_get(DAVINCI_ARM_CLKID)
27#define CONFIG_SYS_OSCIN_FREQ 24000000
28#define CONFIG_SYS_TIMERBASE DAVINCI_TIMER0_BASE
29#define CONFIG_SYS_HZ_CLOCK clk_get(DAVINCI_AUXCLK_CLKID)
30#define CONFIG_SYS_HZ 1000
31#define CONFIG_SKIP_LOWLEVEL_INIT
Peter Howarda868e442015-03-23 09:19:56 +110032
33/*
34 * Memory Info
35 */
36#define CONFIG_SYS_MALLOC_LEN (0x10000 + 1*1024*1024) /* malloc() len */
37#define PHYS_SDRAM_1 DAVINCI_DDR_EMIF_DATA_BASE /* DDR Start */
38#define PHYS_SDRAM_1_SIZE (128 << 20) /* SDRAM size 128MB */
39#define CONFIG_MAX_RAM_BANK_SIZE (512 << 20) /* max size from SPRS586*/
40
41/* memtest start addr */
42#define CONFIG_SYS_MEMTEST_START (PHYS_SDRAM_1 + 0x2000000)
43
44/* memtest will be run on 16MB */
45#define CONFIG_SYS_MEMTEST_END (PHYS_SDRAM_1 + 0x2000000 + 16*1024*1024)
46
47#define CONFIG_NR_DRAM_BANKS 1 /* we have 1 bank of DRAM */
Peter Howarda868e442015-03-23 09:19:56 +110048
49#define CONFIG_SYS_DA850_SYSCFG_SUSPSRC ( \
50 DAVINCI_SYSCFG_SUSPSRC_TIMER0 | \
51 DAVINCI_SYSCFG_SUSPSRC_SPI1 | \
52 DAVINCI_SYSCFG_SUSPSRC_UART2 | \
53 DAVINCI_SYSCFG_SUSPSRC_EMAC | \
54 DAVINCI_SYSCFG_SUSPSRC_I2C)
55
56/*
57 * PLL configuration
58 */
Peter Howarda868e442015-03-23 09:19:56 +110059
Bartosz Golaszewski1601dd92016-12-01 12:07:43 +010060#define CONFIG_SYS_DA850_PLL0_PLLM 37
Peter Howarda868e442015-03-23 09:19:56 +110061#define CONFIG_SYS_DA850_PLL1_PLLM 21
62
63/*
Fabien Parenta5ab44f2016-11-29 14:23:39 +010064 * DDR2 memory configuration
65 */
66#define CONFIG_SYS_DA850_DDR2_DDRPHYCR (DV_DDR_PHY_PWRDNEN | \
67 DV_DDR_PHY_EXT_STRBEN | \
68 (0x5 << DV_DDR_PHY_RD_LATENCY_SHIFT))
69
70#define CONFIG_SYS_DA850_DDR2_SDBCR ( \
71 (1 << DV_DDR_SDCR_DDR2EN_SHIFT) | \
72 (1 << DV_DDR_SDCR_DDREN_SHIFT) | \
73 (1 << DV_DDR_SDCR_SDRAMEN_SHIFT) | \
74 (1 << DV_DDR_SDCR_BUS_WIDTH_SHIFT) | \
75 (4 << DV_DDR_SDCR_CL_SHIFT) | \
76 (3 << DV_DDR_SDCR_IBANK_SHIFT) | \
77 (2 << DV_DDR_SDCR_PAGESIZE_SHIFT))
78
79/* SDBCR2 is only used if IBANK_POS bit in SDBCR is set */
80#define CONFIG_SYS_DA850_DDR2_SDBCR2 0
81
82#define CONFIG_SYS_DA850_DDR2_SDTIMR ( \
83 (19 << DV_DDR_SDTMR1_RFC_SHIFT) | \
84 (1 << DV_DDR_SDTMR1_RP_SHIFT) | \
85 (1 << DV_DDR_SDTMR1_RCD_SHIFT) | \
86 (2 << DV_DDR_SDTMR1_WR_SHIFT) | \
87 (6 << DV_DDR_SDTMR1_RAS_SHIFT) | \
88 (8 << DV_DDR_SDTMR1_RC_SHIFT) | \
89 (1 << DV_DDR_SDTMR1_RRD_SHIFT) | \
90 (1 << DV_DDR_SDTMR1_WTR_SHIFT))
91
92#define CONFIG_SYS_DA850_DDR2_SDTIMR2 ( \
93 (7 << DV_DDR_SDTMR2_RASMAX_SHIFT) | \
94 (2 << DV_DDR_SDTMR2_XP_SHIFT) | \
95 (0 << DV_DDR_SDTMR2_ODT_SHIFT) | \
Sekhar Nori264e4202017-06-02 18:07:12 +053096 (20 << DV_DDR_SDTMR2_XSNR_SHIFT) | \
Fabien Parenta5ab44f2016-11-29 14:23:39 +010097 (199 << DV_DDR_SDTMR2_XSRD_SHIFT) | \
98 (1 << DV_DDR_SDTMR2_RTP_SHIFT) | \
99 (2 << DV_DDR_SDTMR2_CKE_SHIFT))
100
101#define CONFIG_SYS_DA850_DDR2_SDRCR 0x00000492
102#define CONFIG_SYS_DA850_DDR2_PBBPR 0x30
103
104/*
Peter Howarda868e442015-03-23 09:19:56 +1100105 * Serial Driver info
106 */
Peter Howarda868e442015-03-23 09:19:56 +1100107#define CONFIG_SYS_NS16550_SERIAL
108#define CONFIG_SYS_NS16550_REG_SIZE -4 /* NS16550 register size */
109#define CONFIG_SYS_NS16550_COM1 DAVINCI_UART2_BASE /* Base address of UART2 */
110#define CONFIG_SYS_NS16550_CLK clk_get(DAVINCI_UART2_CLKID)
Peter Howarda868e442015-03-23 09:19:56 +1100111#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
112
113#define CONFIG_SPI
Peter Howarda868e442015-03-23 09:19:56 +1100114#define CONFIG_SYS_SPI_BASE DAVINCI_SPI1_BASE
115#define CONFIG_SYS_SPI_CLK clk_get(DAVINCI_SPI1_CLKID)
116#define CONFIG_SF_DEFAULT_SPEED 30000000
117#define CONFIG_ENV_SPI_MAX_HZ CONFIG_SF_DEFAULT_SPEED
118
119#ifdef CONFIG_USE_SPIFLASH
Peter Howarda868e442015-03-23 09:19:56 +1100120#define CONFIG_SPL_SPI_LOAD
121#define CONFIG_SYS_SPI_U_BOOT_OFFS 0x8000
122#define CONFIG_SYS_SPI_U_BOOT_SIZE 0x30000
123#endif
124
125/*
126 * I2C Configuration
127 */
128#define CONFIG_SYS_I2C
129#define CONFIG_SYS_I2C_DAVINCI
130#define CONFIG_SYS_DAVINCI_I2C_SPEED 25000
131#define CONFIG_SYS_DAVINCI_I2C_SLAVE 10 /* Bogus, master-only in U-Boot */
132#define CONFIG_SYS_I2C_EXPANDER_ADDR 0x20
133
134/*
135 * Flash & Environment
136 */
137#ifdef CONFIG_USE_NAND
Peter Howarda868e442015-03-23 09:19:56 +1100138#define CONFIG_NAND_DAVINCI
Peter Howarda868e442015-03-23 09:19:56 +1100139#define CONFIG_ENV_OFFSET 0x0 /* Block 0--not used by bootcode */
140#define CONFIG_ENV_SIZE (128 << 9)
141#define CONFIG_SYS_NAND_USE_FLASH_BBT
142#define CONFIG_SYS_NAND_4BIT_HW_ECC_OOBFIRST
143#define CONFIG_SYS_NAND_PAGE_2K
Peter Howarda868e442015-03-23 09:19:56 +1100144#define CONFIG_SYS_NAND_CS 3
145#define CONFIG_SYS_NAND_BASE DAVINCI_ASYNC_EMIF_DATA_CE3_BASE
Fabien Parent1dbab272016-11-29 14:31:31 +0100146#define CONFIG_SYS_NAND_MASK_CLE 0x10
Fabien Parentef044792016-11-29 14:31:32 +0100147#define CONFIG_SYS_NAND_MASK_ALE 0x8
Peter Howarda868e442015-03-23 09:19:56 +1100148#undef CONFIG_SYS_NAND_HW_ECC
149#define CONFIG_SYS_MAX_NAND_DEVICE 1 /* Max number of NAND devices */
Fabien Parentc69a05d2016-11-29 14:31:34 +0100150#define CONFIG_SYS_NAND_HW_ECC_OOBFIRST
Fabien Parent2b2cab22016-12-05 19:15:21 +0100151#define CONFIG_NAND_6BYTES_OOB_FREE_10BYTES_ECC
Fabien Parentc69a05d2016-11-29 14:31:34 +0100152#define CONFIG_SYS_NAND_5_ADDR_CYCLE
153#define CONFIG_SYS_NAND_PAGE_SIZE (2 << 10)
154#define CONFIG_SYS_NAND_BLOCK_SIZE (128 << 10)
Fabien Parentc0c10442016-12-05 19:15:20 +0100155#define CONFIG_SYS_NAND_U_BOOT_SIZE SZ_512K
Fabien Parentc69a05d2016-11-29 14:31:34 +0100156#define CONFIG_SYS_NAND_U_BOOT_DST 0xc1080000
157#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_NAND_U_BOOT_DST
158#define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_DST - \
159 CONFIG_SYS_NAND_U_BOOT_SIZE - \
160 CONFIG_SYS_MALLOC_LEN - \
161 GENERATED_GBL_DATA_SIZE)
162#define CONFIG_SYS_NAND_ECCPOS { \
Fabien Parent2b2cab22016-12-05 19:15:21 +0100163 6, 7, 8, 9, 10, 11, 12, 13, 14, 15, \
164 22, 23, 24, 25, 26, 27, 28, 29, 30, 31, \
165 38, 39, 40, 41, 42, 43, 44, 45, 46, 47, \
166 54, 55, 56, 57, 58, 59, 60, 61, 62, 63 }
Fabien Parentc69a05d2016-11-29 14:31:34 +0100167#define CONFIG_SYS_NAND_PAGE_COUNT 64
168#define CONFIG_SYS_NAND_BAD_BLOCK_POS 0
169#define CONFIG_SYS_NAND_ECCSIZE 512
170#define CONFIG_SYS_NAND_ECCBYTES 10
171#define CONFIG_SYS_NAND_OOBSIZE 64
172#define CONFIG_SPL_NAND_BASE
173#define CONFIG_SPL_NAND_DRIVERS
174#define CONFIG_SPL_NAND_ECC
Fabien Parentc69a05d2016-11-29 14:31:34 +0100175#define CONFIG_SPL_NAND_LOAD
Peter Howarda868e442015-03-23 09:19:56 +1100176#endif
177
178#ifdef CONFIG_SYS_USE_NOR
Peter Howarda868e442015-03-23 09:19:56 +1100179#define CONFIG_FLASH_CFI_DRIVER
180#define CONFIG_SYS_FLASH_CFI
181#define CONFIG_SYS_FLASH_PROTECTION
182#define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of flash banks */
183#define CONFIG_SYS_FLASH_SECT_SZ (128 << 10) /* 128KB */
184#define CONFIG_ENV_OFFSET (CONFIG_SYS_FLASH_SECT_SZ * 3)
185#define CONFIG_ENV_SIZE (128 << 10)
186#define CONFIG_SYS_FLASH_BASE DAVINCI_ASYNC_EMIF_DATA_CE2_BASE
187#define PHYS_FLASH_SIZE (8 << 20) /* Flash size 8MB */
188#define CONFIG_SYS_MAX_FLASH_SECT ((PHYS_FLASH_SIZE/CONFIG_SYS_FLASH_SECT_SZ)\
189 + 3)
190#define CONFIG_ENV_SECT_SIZE CONFIG_SYS_FLASH_SECT_SZ
191#endif
192
193#ifdef CONFIG_USE_SPIFLASH
Peter Howarda868e442015-03-23 09:19:56 +1100194#define CONFIG_ENV_SIZE (64 << 10)
195#define CONFIG_ENV_OFFSET (256 << 10)
196#define CONFIG_ENV_SECT_SIZE (64 << 10)
Peter Howarda868e442015-03-23 09:19:56 +1100197#endif
198
199/*
200 * Network & Ethernet Configuration
201 */
202#ifdef CONFIG_DRIVER_TI_EMAC
Peter Howarda868e442015-03-23 09:19:56 +1100203#define CONFIG_MII
204#undef CONFIG_DRIVER_TI_EMAC_USE_RMII
205#define CONFIG_BOOTP_DEFAULT
Peter Howarda868e442015-03-23 09:19:56 +1100206#define CONFIG_BOOTP_DNS2
207#define CONFIG_BOOTP_SEND_HOSTNAME
208#define CONFIG_NET_RETRY_COUNT 10
Peter Howarda868e442015-03-23 09:19:56 +1100209#endif
210
211/*
212 * U-Boot general configuration
213 */
Peter Howarda868e442015-03-23 09:19:56 +1100214#define CONFIG_MISC_INIT_R
Fabien Parent963ed6f2016-12-06 15:45:09 +0100215#define CONFIG_BOOTFILE "zImage" /* Boot file name */
Peter Howarda868e442015-03-23 09:19:56 +1100216#define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
Peter Howarda868e442015-03-23 09:19:56 +1100217#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Args Buffer Size */
218#define CONFIG_SYS_LOAD_ADDR (PHYS_SDRAM_1 + 0x700000)
Peter Howarda868e442015-03-23 09:19:56 +1100219#define CONFIG_MX_CYCLIC
Peter Howarda868e442015-03-23 09:19:56 +1100220
221/*
222 * Linux Information
223 */
224#define LINUX_BOOT_PARAM_ADDR (PHYS_SDRAM_1 + 0x100)
225#define CONFIG_CMDLINE_TAG
226#define CONFIG_REVISION_TAG
227#define CONFIG_SETUP_MEMORY_TAGS
Fabien Parentf96ab6a2016-11-29 17:15:02 +0100228#define CONFIG_BOOTCOMMAND \
Sekhar Nori1120dda2017-04-06 14:52:57 +0530229 "run envboot; " \
Sekhar Nori4c8865a2017-04-06 14:52:53 +0530230 "run mmcboot; "
Sekhar Nori6e806962017-04-06 14:52:55 +0530231
232#define DEFAULT_LINUX_BOOT_ENV \
233 "loadaddr=0xc0700000\0" \
Fabien Parent5ca28f62016-11-29 17:15:03 +0100234 "fdtaddr=0xc0600000\0" \
Sekhar Nori6e806962017-04-06 14:52:55 +0530235 "scriptaddr=0xc0600000\0"
236
Sekhar Nori1120dda2017-04-06 14:52:57 +0530237#include <environment/ti/mmc.h>
238
Sekhar Nori6e806962017-04-06 14:52:55 +0530239#define CONFIG_EXTRA_ENV_SETTINGS \
240 DEFAULT_LINUX_BOOT_ENV \
Sekhar Nori1120dda2017-04-06 14:52:57 +0530241 DEFAULT_MMC_TI_ARGS \
242 "bootpart=0:2\0" \
243 "bootdir=/boot\0" \
244 "bootfile=zImage\0" \
Fabien Parent5ca28f62016-11-29 17:15:03 +0100245 "fdtfile=da850-lcdk.dtb\0" \
Sekhar Nori1120dda2017-04-06 14:52:57 +0530246 "boot_fdt=yes\0" \
247 "boot_fit=0\0" \
248 "console=ttyS2,115200n8\0"
Peter Howarda868e442015-03-23 09:19:56 +1100249
Peter Howarda868e442015-03-23 09:19:56 +1100250#ifdef CONFIG_CMD_BDI
251#define CONFIG_CLOCKS
252#endif
253
254#ifndef CONFIG_DRIVER_TI_EMAC
Peter Howarda868e442015-03-23 09:19:56 +1100255#endif
256
257#ifdef CONFIG_USE_NAND
Peter Howarda868e442015-03-23 09:19:56 +1100258#define CONFIG_MTD_DEVICE
259#define CONFIG_MTD_PARTITIONS
Peter Howarda868e442015-03-23 09:19:56 +1100260#endif
261
Peter Howarda868e442015-03-23 09:19:56 +1100262#if !defined(CONFIG_USE_NAND) && \
263 !defined(CONFIG_SYS_USE_NOR) && \
264 !defined(CONFIG_USE_SPIFLASH)
Peter Howarda868e442015-03-23 09:19:56 +1100265#define CONFIG_ENV_SIZE (16 << 10)
Peter Howarda868e442015-03-23 09:19:56 +1100266#endif
267
268/* SD/MMC */
Peter Howarda868e442015-03-23 09:19:56 +1100269
270#ifdef CONFIG_ENV_IS_IN_MMC
271#undef CONFIG_ENV_SIZE
272#undef CONFIG_ENV_OFFSET
273#define CONFIG_ENV_SIZE (16 << 10) /* 16 KiB */
274#define CONFIG_ENV_OFFSET (51 << 9) /* Sector 51 */
Peter Howarda868e442015-03-23 09:19:56 +1100275#endif
276
277#ifndef CONFIG_DIRECT_NOR_BOOT
278/* defines for SPL */
Peter Howarda868e442015-03-23 09:19:56 +1100279#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SYS_TEXT_BASE - \
280 CONFIG_SYS_MALLOC_LEN)
281#define CONFIG_SYS_SPL_MALLOC_SIZE CONFIG_SYS_MALLOC_LEN
Peter Howarda868e442015-03-23 09:19:56 +1100282#define CONFIG_SPL_STACK 0x8001ff00
283#define CONFIG_SPL_TEXT_BASE 0x80000000
284#define CONFIG_SPL_MAX_FOOTPRINT 32768
285#define CONFIG_SPL_PAD_TO 32768
286#endif
287
288/* additions for new relocation code, must added to all boards */
289#define CONFIG_SYS_SDRAM_BASE 0xc0000000
290#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 0x1000 - /* Fix this */ \
291 GENERATED_GBL_DATA_SIZE)
Simon Glass89f5eaa2017-05-17 08:23:09 -0600292
293#include <asm/arch/hardware.h>
294
Peter Howarda868e442015-03-23 09:19:56 +1100295#endif /* __CONFIG_H */