blob: d8ffa2e28a974d57f725bf0fbc17ca0b006b19b1 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Jon Loeligerd9b94f22005-07-25 14:05:07 -05002/*
Kumar Gala8b47d7e2011-01-04 17:57:59 -06003 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
Biwen Li01d97d52020-05-01 20:56:37 +08004 * Copyright 2020 NXP
Jon Loeligerd9b94f22005-07-25 14:05:07 -05005 */
6
7/*
8 * mpc8548cds board configuration file
9 *
10 * Please refer to doc/README.mpc85xxcds for more info.
11 *
12 */
13#ifndef __CONFIG_H
14#define __CONFIG_H
15
Kumar Gala8b47d7e2011-01-04 17:57:59 -060016#define CONFIG_SYS_SRIO
17#define CONFIG_SRIO1 /* SRIO port 1 */
18
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050019#define CONFIG_PCI1 /* PCI controller 1 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040020#define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050021#undef CONFIG_PCI2
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050022
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050023#define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050024
Jon Loeligerd9b94f22005-07-25 14:05:07 -050025#ifndef __ASSEMBLY__
Simon Glass1af3c7f2020-05-10 11:40:09 -060026#include <linux/stringify.h>
Jon Loeligerd9b94f22005-07-25 14:05:07 -050027#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -050028
29/*
30 * These can be toggled for performance analysis, otherwise use default.
31 */
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -050032#define CONFIG_L2_CACHE /* toggle L2 cache */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050033
34/*
35 * Only possible on E500 Version 2 or newer cores.
36 */
37#define CONFIG_ENABLE_36BIT_PHYS 1
38
Timur Tabie46fedf2011-08-04 18:03:41 -050039#define CONFIG_SYS_CCSRBAR 0xe0000000
40#define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
Jon Loeligerd9b94f22005-07-25 14:05:07 -050041
Jon Loeligere31d2c12008-03-18 13:51:06 -050042/* DDR Setup */
Jon Loeligere31d2c12008-03-18 13:51:06 -050043#define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
Jon Loeligere31d2c12008-03-18 13:51:06 -050044
Jon Loeligere31d2c12008-03-18 13:51:06 -050045#define CONFIG_MEM_INIT_VALUE 0xDeadBeef
46
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020047#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
48#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Jon Loeligerd9b94f22005-07-25 14:05:07 -050049
Jon Loeligere31d2c12008-03-18 13:51:06 -050050/* I2C addresses of SPD EEPROMs */
51#define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
52
53/* Make sure required options are set */
Jon Loeligerd9b94f22005-07-25 14:05:07 -050054#ifndef CONFIG_SPD_EEPROM
55#error ("CONFIG_SPD_EEPROM is required")
56#endif
57
chenhui zhaofff80972011-10-13 13:40:59 +080058/*
59 * Physical Address Map
60 *
61 * 32bit:
62 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
63 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
64 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
65 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
66 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
67 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
68 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
69 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
70 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
71 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
72 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
73 *
chenhui zhaob76aef62011-10-13 13:41:00 +080074 * 36bit:
75 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
76 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
77 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
78 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
79 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
80 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
81 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
82 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
83 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
84 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
85 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
86 *
chenhui zhaofff80972011-10-13 13:40:59 +080087 */
88
Jon Loeligerd9b94f22005-07-25 14:05:07 -050089/*
90 * Local Bus Definitions
91 */
92
93/*
94 * FLASH on the Local Bus
95 * Two banks, 8M each, using the CFI driver.
96 * Boot from BR0/OR0 bank at 0xff00_0000
97 * Alternate BR1/OR1 bank at 0xff80_0000
98 *
99 * BR0, BR1:
100 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
101 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
102 * Port Size = 16 bits = BRx[19:20] = 10
103 * Use GPCM = BRx[24:26] = 000
104 * Valid = BRx[31] = 1
105 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500106 * 0 4 8 12 16 20 24 28
107 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
108 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500109 *
110 * OR0, OR1:
111 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
112 * Reserved ORx[17:18] = 11, confusion here?
113 * CSNT = ORx[20] = 1
114 * ACS = half cycle delay = ORx[21:22] = 11
115 * SCY = 6 = ORx[24:27] = 0110
116 * TRLX = use relaxed timing = ORx[29] = 1
117 * EAD = use external address latch delay = OR[31] = 1
118 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500119 * 0 4 8 12 16 20 24 28
120 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500121 */
122
chenhui zhaofff80972011-10-13 13:40:59 +0800123#define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
chenhui zhaob76aef62011-10-13 13:41:00 +0800124#ifdef CONFIG_PHYS_64BIT
125#define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
126#else
chenhui zhaofff80972011-10-13 13:40:59 +0800127#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800128#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500129
chenhui zhaofff80972011-10-13 13:40:59 +0800130#define CONFIG_SYS_FLASH_BANKS_LIST \
131 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200132#define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
133#undef CONFIG_SYS_FLASH_CHECKSUM
134#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
135#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500136
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_FLASH_EMPTY_INFO
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500138
chenhui zhao867b06f2011-09-06 16:41:19 +0000139#define CONFIG_HWCONFIG /* enable hwconfig */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500140
141/*
142 * SDRAM on the Local Bus
143 */
chenhui zhaofff80972011-10-13 13:40:59 +0800144#define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
chenhui zhaob76aef62011-10-13 13:41:00 +0800145#ifdef CONFIG_PHYS_64BIT
146#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
147#else
chenhui zhaofff80972011-10-13 13:40:59 +0800148#define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
chenhui zhaob76aef62011-10-13 13:41:00 +0800149#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500151
152/*
153 * Base Register 2 and Option Register 2 configure SDRAM.
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200154 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500155 *
156 * For BR2, need:
157 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
158 * port-size = 32-bits = BR2[19:20] = 11
159 * no parity checking = BR2[21:22] = 00
160 * SDRAM for MSEL = BR2[24:26] = 011
161 * Valid = BR[31] = 1
162 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500163 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500164 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
165 *
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200166 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500167 * FIXME: the top 17 bits of BR2.
168 */
169
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500170/*
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500172 *
173 * For OR2, need:
174 * 64MB mask for AM, OR2[0:7] = 1111 1100
175 * XAM, OR2[17:18] = 11
176 * 9 columns OR2[19-21] = 010
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500177 * 13 rows OR2[23-25] = 100
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500178 * EAD set for extra time OR[31] = 1
179 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500180 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500181 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
182 */
183
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200184#define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
185#define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
186#define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
187#define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500188
189/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500190 * Common settings for all Local Bus SDRAM commands.
191 * At run time, either BSMA1516 (for CPU 1.1)
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500192 * or BSMA1617 (for CPU 1.0) (old)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500193 * is OR'ed in too.
194 */
Kumar Galab0fe93ed2009-03-26 01:34:38 -0500195#define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
196 | LSDMR_PRETOACT7 \
197 | LSDMR_ACTTORW7 \
198 | LSDMR_BL8 \
199 | LSDMR_WRC4 \
200 | LSDMR_CL3 \
201 | LSDMR_RFEN \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500202 )
203
204/*
205 * The CADMUS registers are connected to CS3 on CDS.
206 * The new memory map places CADMUS at 0xf8000000.
207 *
208 * For BR3, need:
209 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
210 * port-size = 8-bits = BR[19:20] = 01
211 * no parity checking = BR[21:22] = 00
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500212 * GPMC for MSEL = BR[24:26] = 000
213 * Valid = BR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500214 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500215 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500216 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
217 *
218 * For OR3, need:
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500219 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500220 * disable buffer ctrl OR[19] = 0
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500221 * CSNT OR[20] = 1
222 * ACS OR[21:22] = 11
223 * XACS OR[23] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500224 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500225 * SETA OR[28] = 0
226 * TRLX OR[29] = 1
227 * EHTR OR[30] = 1
228 * EAD extra time OR[31] = 1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500229 *
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500230 * 0 4 8 12 16 20 24 28
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500231 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
232 */
233
Jon Loeliger25eedb22008-03-19 15:02:07 -0500234#define CONFIG_FSL_CADMUS
235
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500236#define CADMUS_BASE_ADDR 0xf8000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800237#ifdef CONFIG_PHYS_64BIT
238#define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
239#else
chenhui zhaofff80972011-10-13 13:40:59 +0800240#define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
chenhui zhaob76aef62011-10-13 13:41:00 +0800241#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500242
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200243#define CONFIG_SYS_INIT_RAM_LOCK 1
244#define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
Wolfgang Denk553f0982010-10-26 13:32:32 +0200245#define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500246
Tom Rini4c97c8c2022-05-24 14:14:02 -0400247#define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500248
Hou Zhiqiang7bb72852019-08-20 09:35:35 +0000249#define CONFIG_SYS_MONITOR_LEN (512 * 1024)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500250
251/* Serial Port */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200252#define CONFIG_SYS_NS16550_SERIAL
253#define CONFIG_SYS_NS16550_REG_SIZE 1
254#define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500255
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200256#define CONFIG_SYS_BAUDRATE_TABLE \
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500257 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
258
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200259#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
260#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500261
Jon Loeliger20476722006-10-20 15:50:15 -0500262/*
263 * I2C
264 */
Igor Opaniuk2147a162021-02-09 13:52:45 +0200265#if !CONFIG_IS_ENABLED(DM_I2C)
Heiko Schocher00f792e2012-10-24 13:48:22 +0200266#define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
Biwen Li01d97d52020-05-01 20:56:37 +0800267#else
268#define CONFIG_SYS_SPD_BUS_NUM 0
Biwen Li01d97d52020-05-01 20:56:37 +0800269#endif
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500270
Timur Tabie8d18542008-07-18 16:52:23 +0200271/* EEPROM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200272#define CONFIG_SYS_I2C_EEPROM_CCID
Timur Tabie8d18542008-07-18 16:52:23 +0200273
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500274/*
275 * General PCI
Sergei Shtylyov362dd832006-12-27 22:07:15 +0300276 * Memory space is mapped 1-1, but I/O space must start from 0.
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500277 */
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600278#define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800279#ifdef CONFIG_PHYS_64BIT
280#define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
281#define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
282#else
Kumar Gala10795f42008-12-02 16:08:36 -0600283#define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600284#define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800285#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200286#define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
Kumar Galaaca5f012008-12-02 16:08:40 -0600287#define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
Kumar Gala5f91ef62008-12-02 16:08:37 -0600288#define CONFIG_SYS_PCI1_IO_BUS 0x00000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800289#ifdef CONFIG_PHYS_64BIT
290#define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
291#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200292#define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800293#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200294#define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500295
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500296#ifdef CONFIG_PCIE1
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600297#define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800298#ifdef CONFIG_PHYS_64BIT
chenhui zhaob76aef62011-10-13 13:41:00 +0800299#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
300#else
Kumar Gala5af0fdd2008-12-02 16:08:39 -0600301#define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800302#endif
Kumar Galaaca5f012008-12-02 16:08:40 -0600303#define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800304#ifdef CONFIG_PHYS_64BIT
305#define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
306#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200307#define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800308#endif
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500309#endif
Zang Roy-r6191141fb7e02006-12-14 14:14:55 +0800310
311/*
312 * RapidIO MMU
313 */
chenhui zhaofff80972011-10-13 13:40:59 +0800314#define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800315#ifdef CONFIG_PHYS_64BIT
316#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
317#else
chenhui zhaofff80972011-10-13 13:40:59 +0800318#define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
chenhui zhaob76aef62011-10-13 13:41:00 +0800319#endif
Kumar Gala8b47d7e2011-01-04 17:57:59 -0600320#define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500321
322#if defined(CONFIG_PCI)
chenhui zhao867b06f2011-09-06 16:41:19 +0000323#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500324#endif /* CONFIG_PCI */
325
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500326#if defined(CONFIG_TSEC_ENET)
327
Kim Phillips255a35772007-05-16 16:52:19 -0500328#define CONFIG_TSEC1 1
329#define CONFIG_TSEC1_NAME "eTSEC0"
330#define CONFIG_TSEC2 1
331#define CONFIG_TSEC2_NAME "eTSEC1"
332#define CONFIG_TSEC3 1
333#define CONFIG_TSEC3_NAME "eTSEC2"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500334#define CONFIG_TSEC4
Kim Phillips255a35772007-05-16 16:52:19 -0500335#define CONFIG_TSEC4_NAME "eTSEC3"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500336#undef CONFIG_MPC85XX_FEC
337
338#define TSEC1_PHY_ADDR 0
339#define TSEC2_PHY_ADDR 1
340#define TSEC3_PHY_ADDR 2
341#define TSEC4_PHY_ADDR 3
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500342
343#define TSEC1_PHYIDX 0
344#define TSEC2_PHYIDX 0
345#define TSEC3_PHYIDX 0
346#define TSEC4_PHYIDX 0
Andy Fleming3a790132007-08-15 20:03:25 -0500347#define TSEC1_FLAGS TSEC_GIGABIT
348#define TSEC2_FLAGS TSEC_GIGABIT
349#define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
350#define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500351#endif /* CONFIG_TSEC_ENET */
352
353/*
354 * Environment
355 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500356
357#define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200358#define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500359
Jon Loeliger2835e512007-06-13 13:22:08 -0500360/*
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500361 * Miscellaneous configurable options
362 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500363
364/*
365 * For booting Linux, the board info and command line data
Kumar Galaa832ac42011-04-28 10:13:41 -0500366 * have to be in the first 64 MB of memory, since this is
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500367 * the maximum mapped by the Linux kernel during initialization.
368 */
Kumar Galaa832ac42011-04-28 10:13:41 -0500369#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
370#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500371
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500372/*
373 * Environment Configuration
374 */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500375
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500376#define CONFIG_IPADDR 192.168.1.253
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500377
Mario Six5bc05432018-03-28 14:38:20 +0200378#define CONFIG_HOSTNAME "unknown"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000379#define CONFIG_ROOTPATH "/nfsroot"
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500380#define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500381
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500382#define CONFIG_SERVERIP 192.168.1.1
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500383#define CONFIG_GATEWAYIP 192.168.1.1
Ed Swarthoutf2cff6b2007-07-27 01:50:52 -0500384#define CONFIG_NETMASK 255.255.255.0
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500385
chenhui zhao867b06f2011-09-06 16:41:19 +0000386#define CONFIG_EXTRA_ENV_SETTINGS \
387 "hwconfig=fsl_ddr:ecc=off\0" \
388 "netdev=eth0\0" \
Marek Vasut5368c552012-09-23 17:41:24 +0200389 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000390 "tftpflash=tftpboot $loadaddr $uboot; " \
Marek Vasut5368c552012-09-23 17:41:24 +0200391 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
392 " +$filesize; " \
393 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
394 " +$filesize; " \
395 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
396 " $filesize; " \
397 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
398 " +$filesize; " \
399 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
400 " $filesize\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000401 "consoledev=ttyS1\0" \
402 "ramdiskaddr=2000000\0" \
403 "ramdiskfile=ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500404 "fdtaddr=1e00000\0" \
chenhui zhao867b06f2011-09-06 16:41:19 +0000405 "fdtfile=mpc8548cds.dtb\0"
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500406
Jon Loeligerd9b94f22005-07-25 14:05:07 -0500407#endif /* __CONFIG_H */