Tom Rini | 83d290c | 2018-05-06 17:58:06 -0400 | [diff] [blame] | 1 | /* SPDX-License-Identifier: GPL-2.0+ */ |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 2 | /* |
| 3 | * (C) Copyright 2007-2008 |
Stelian Pop | c9e798d | 2011-11-01 00:00:39 +0100 | [diff] [blame] | 4 | * Stelian Pop <stelian@popies.net> |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 5 | * Lead Tech Design <www.leadtechdesign.com> |
| 6 | * Ilko Iliev <www.ronetix.at> |
| 7 | * |
| 8 | * Configuation settings for the RONETIX PM9263 board. |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 9 | */ |
| 10 | |
| 11 | #ifndef __CONFIG_H |
| 12 | #define __CONFIG_H |
| 13 | |
Asen Dimov | 684a567 | 2011-06-08 22:01:16 +0000 | [diff] [blame] | 14 | /* |
| 15 | * SoC must be defined first, before hardware.h is included. |
| 16 | * In this case SoC is defined in boards.cfg. |
| 17 | */ |
| 18 | #include <asm/hardware.h> |
| 19 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 20 | /* ARM asynchronous clock */ |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 21 | |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 22 | #define MASTER_PLL_DIV 6 |
| 23 | #define MASTER_PLL_MUL 65 |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 24 | #define MAIN_PLL_DIV 2 /* 2 or 4 */ |
Achim Ehrlich | 7c966a8 | 2010-02-24 10:29:16 +0100 | [diff] [blame] | 25 | #define CONFIG_SYS_AT91_MAIN_CLOCK 18432000 |
Asen Dimov | 684a567 | 2011-06-08 22:01:16 +0000 | [diff] [blame] | 26 | #define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */ |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 27 | |
Asen Dimov | 684a567 | 2011-06-08 22:01:16 +0000 | [diff] [blame] | 28 | #define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9263" |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 29 | |
Asen Dimov | a3e09cc | 2011-10-31 08:54:20 +0000 | [diff] [blame] | 30 | #define CONFIG_MACH_TYPE MACH_TYPE_PM9263 |
| 31 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 32 | /* clocks */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 33 | #define CONFIG_SYS_MOR_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 34 | (AT91_PMC_MOR_MOSCEN | \ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 35 | (255 << 8)) /* Main Oscillator Start-up Time */ |
| 36 | #define CONFIG_SYS_PLLAR_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 37 | (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \ |
| 38 | AT91_PMC_PLLXR_OUT(3) | \ |
| 39 | AT91_PMC_PLLXR_PLLCOUNT(0x3f) | /* PLL Counter */\ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 40 | (2 << 28) | /* PLL Clock Frequency Range */ \ |
| 41 | ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV)) |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 42 | |
| 43 | #if (MAIN_PLL_DIV == 2) |
| 44 | /* PCK/2 = MCK Master Clock from PLLA */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 45 | #define CONFIG_SYS_MCKR1_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 46 | (AT91_PMC_MCKR_CSS_SLOW | \ |
| 47 | AT91_PMC_MCKR_PRES_1 | \ |
| 48 | AT91_PMC_MCKR_MDIV_2) |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 49 | /* PCK/2 = MCK Master Clock from PLLA */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 50 | #define CONFIG_SYS_MCKR2_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 51 | (AT91_PMC_MCKR_CSS_PLLA | \ |
| 52 | AT91_PMC_MCKR_PRES_1 | \ |
| 53 | AT91_PMC_MCKR_MDIV_2) |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 54 | #else |
| 55 | /* PCK/4 = MCK Master Clock from PLLA */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 56 | #define CONFIG_SYS_MCKR1_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 57 | (AT91_PMC_MCKR_CSS_SLOW | \ |
| 58 | AT91_PMC_MCKR_PRES_1 | \ |
| 59 | AT91_PMC_MCKR_MDIV_4) |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 60 | /* PCK/4 = MCK Master Clock from PLLA */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 61 | #define CONFIG_SYS_MCKR2_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 62 | (AT91_PMC_MCKR_CSS_PLLA | \ |
| 63 | AT91_PMC_MCKR_PRES_1 | \ |
| 64 | AT91_PMC_MCKR_MDIV_4) |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 65 | #endif |
| 66 | /* define PDC[31:16] as DATA[31:16] */ |
| 67 | #define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000 |
| 68 | /* no pull-up for D[31:16] */ |
| 69 | #define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000 |
| 70 | /* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 71 | #define CONFIG_SYS_MATRIX_EBI0CSA_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 72 | (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \ |
| 73 | AT91_MATRIX_CSA_EBI_CS1A) |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 74 | |
| 75 | /* SDRAM */ |
| 76 | /* SDRAMC_MR Mode register */ |
| 77 | #define CONFIG_SYS_SDRC_MR_VAL1 0 |
| 78 | /* SDRAMC_TR - Refresh Timer register */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 79 | #define CONFIG_SYS_SDRC_TR_VAL1 0x3AA |
| 80 | /* SDRAMC_CR - Configuration register*/ |
| 81 | #define CONFIG_SYS_SDRC_CR_VAL \ |
| 82 | (AT91_SDRAMC_NC_9 | \ |
| 83 | AT91_SDRAMC_NR_13 | \ |
| 84 | AT91_SDRAMC_NB_4 | \ |
| 85 | AT91_SDRAMC_CAS_2 | \ |
| 86 | AT91_SDRAMC_DBW_32 | \ |
| 87 | (2 << 8) | /* tWR - Write Recovery Delay */ \ |
| 88 | (7 << 12) | /* tRC - Row Cycle Delay */ \ |
| 89 | (2 << 16) | /* tRP - Row Precharge Delay */ \ |
| 90 | (2 << 20) | /* tRCD - Row to Column Delay */ \ |
| 91 | (5 << 24) | /* tRAS - Active to Precharge Delay */ \ |
| 92 | (8 << 28)) /* tXSR - Exit Self Refresh to Active Delay */ |
| 93 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 94 | /* Memory Device Register -> SDRAM */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 95 | #define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM |
| 96 | #define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 97 | #define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 98 | #define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 99 | #define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */ |
| 100 | #define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */ |
| 101 | #define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */ |
| 102 | #define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */ |
| 103 | #define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */ |
| 104 | #define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */ |
| 105 | #define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */ |
| 106 | #define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 107 | #define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 108 | #define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 109 | #define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 110 | #define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */ |
| 111 | #define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */ |
| 112 | #define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */ |
| 113 | |
| 114 | /* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */ |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 115 | #define CONFIG_SYS_SMC0_SETUP0_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 116 | (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \ |
| 117 | AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10)) |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 118 | #define CONFIG_SYS_SMC0_PULSE0_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 119 | (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \ |
| 120 | AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11)) |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 121 | #define CONFIG_SYS_SMC0_CYCLE0_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 122 | (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22)) |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 123 | #define CONFIG_SYS_SMC0_MODE0_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 124 | (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \ |
| 125 | AT91_SMC_MODE_DBW_16 | \ |
| 126 | AT91_SMC_MODE_TDF | \ |
| 127 | AT91_SMC_MODE_TDF_CYCLE(6)) |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 128 | |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 129 | /* user reset enable */ |
| 130 | #define CONFIG_SYS_RSTC_RMR_VAL \ |
| 131 | (AT91_RSTC_KEY | \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 132 | AT91_RSTC_CR_PROCRST | \ |
| 133 | AT91_RSTC_MR_ERSTL(1) | \ |
| 134 | AT91_RSTC_MR_ERSTL(2)) |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 135 | |
Jean-Christophe PLAGNIOL-VILLARD | 01550a2 | 2009-06-12 21:20:38 +0200 | [diff] [blame] | 136 | /* Disable Watchdog */ |
| 137 | #define CONFIG_SYS_WDTC_WDMR_VAL \ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 138 | (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \ |
| 139 | AT91_WDT_MR_WDV(0xfff) | \ |
| 140 | AT91_WDT_MR_WDDIS | \ |
| 141 | AT91_WDT_MR_WDD(0xfff)) |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 142 | |
| 143 | #define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */ |
| 144 | #define CONFIG_SETUP_MEMORY_TAGS 1 |
| 145 | #define CONFIG_INITRD_TAG 1 |
| 146 | |
| 147 | #undef CONFIG_SKIP_LOWLEVEL_INIT |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 148 | #define CONFIG_USER_LOWLEVEL_INIT 1 |
| 149 | |
| 150 | /* |
| 151 | * Hardware drivers |
| 152 | */ |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 153 | /* LCD */ |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 154 | #define LCD_BPP LCD_COLOR8 |
| 155 | #define CONFIG_LCD_LOGO 1 |
| 156 | #undef LCD_TEST_PATTERN |
| 157 | #define CONFIG_LCD_INFO 1 |
| 158 | #define CONFIG_LCD_INFO_BELOW_LOGO 1 |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 159 | #define CONFIG_ATMEL_LCD 1 |
| 160 | #define CONFIG_ATMEL_LCD_BGR555 1 |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 161 | |
| 162 | #define CONFIG_LCD_IN_PSRAM 1 |
| 163 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 164 | /* |
| 165 | * BOOTP options |
| 166 | */ |
| 167 | #define CONFIG_BOOTP_BOOTFILESIZE 1 |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 168 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 169 | /* SDRAM */ |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 170 | #define PHYS_SDRAM 0x20000000 |
| 171 | #define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */ |
| 172 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 173 | /* NOR flash, if populated */ |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 174 | #define PHYS_FLASH_1 0x10000000 |
| 175 | #define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1 |
| 176 | #define CONFIG_SYS_MAX_FLASH_SECT 256 |
| 177 | #define CONFIG_SYS_MAX_FLASH_BANKS 1 |
| 178 | |
| 179 | /* NAND flash */ |
| 180 | #ifdef CONFIG_CMD_NAND |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 181 | #define CONFIG_SYS_MAX_NAND_DEVICE 1 |
| 182 | #define CONFIG_SYS_NAND_BASE 0x40000000 |
| 183 | #define CONFIG_SYS_NAND_DBW_8 1 |
| 184 | /* our ALE is AD21 */ |
| 185 | #define CONFIG_SYS_NAND_MASK_ALE (1 << 21) |
| 186 | /* our CLE is AD22 */ |
| 187 | #define CONFIG_SYS_NAND_MASK_CLE (1 << 22) |
Andreas Bießmann | ac45bb1 | 2013-11-29 12:13:45 +0100 | [diff] [blame] | 188 | #define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(15) |
| 189 | #define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PB(30) |
Wolfgang Denk | 2eb99ca | 2009-07-18 21:52:24 +0200 | [diff] [blame] | 190 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 191 | #endif |
| 192 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 193 | #define CONFIG_JFFS2_CMDLINE 1 |
| 194 | #define CONFIG_JFFS2_NAND 1 |
| 195 | #define CONFIG_JFFS2_DEV "nand0" /* NAND device jffs2 lives on */ |
| 196 | #define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */ |
| 197 | #define CONFIG_JFFS2_PART_SIZE (256 * 1024 * 1024) /* partition size*/ |
| 198 | |
| 199 | /* PSRAM */ |
| 200 | #define PHYS_PSRAM 0x70000000 |
| 201 | #define PHYS_PSRAM_SIZE 0x00400000 /* 4MB */ |
Asen Dimov | 20d98c2 | 2010-04-19 14:18:43 +0300 | [diff] [blame] | 202 | /* Slave EBI1, PSRAM connected */ |
| 203 | #define CONFIG_PSRAM_SCFG (AT91_MATRIX_SCFG_ARBT_FIXED_PRIORITY | \ |
| 204 | AT91_MATRIX_SCFG_FIXED_DEFMSTR(5) | \ |
| 205 | AT91_MATRIX_SCFG_DEFMSTR_TYPE_FIXED | \ |
| 206 | AT91_MATRIX_SCFG_SLOT_CYCLE(255)) |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 207 | |
| 208 | /* Ethernet */ |
| 209 | #define CONFIG_MACB 1 |
| 210 | #define CONFIG_RMII 1 |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 211 | #define CONFIG_NET_RETRY_COUNT 20 |
| 212 | #define CONFIG_RESET_PHY_R 1 |
| 213 | |
| 214 | /* USB */ |
| 215 | #define CONFIG_USB_ATMEL |
Bo Shen | dcd2f1a | 2013-10-21 16:14:00 +0800 | [diff] [blame] | 216 | #define CONFIG_USB_ATMEL_CLK_SEL_PLLB |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 217 | #define CONFIG_USB_OHCI_NEW 1 |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 218 | #define CONFIG_SYS_USB_OHCI_CPU_INIT 1 |
| 219 | #define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */ |
| 220 | #define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263" |
| 221 | #define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2 |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 222 | |
| 223 | #define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */ |
| 224 | |
| 225 | #define CONFIG_SYS_MEMTEST_START PHYS_SDRAM |
| 226 | #define CONFIG_SYS_MEMTEST_END 0x23e00000 |
| 227 | |
| 228 | #define CONFIG_SYS_USE_FLASH 1 |
| 229 | #undef CONFIG_SYS_USE_DATAFLASH |
| 230 | #undef CONFIG_SYS_USE_NANDFLASH |
| 231 | |
| 232 | #ifdef CONFIG_SYS_USE_DATAFLASH |
| 233 | |
| 234 | /* bootstrap + u-boot + env + linux in dataflash on CS0 */ |
Wenyou.Yang@microchip.com | 0dfe3ff | 2017-07-21 14:04:47 +0800 | [diff] [blame] | 235 | #define CONFIG_BOOTCOMMAND "sf probe 0; " \ |
| 236 | "sf read 0x22000000 0x84000 0x294000; " \ |
| 237 | "bootm 0x22000000" |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 238 | |
| 239 | #elif defined(CONFIG_SYS_USE_NANDFLASH) /* CFG_USE_NANDFLASH */ |
| 240 | |
| 241 | /* bootstrap + u-boot + env + linux in nandflash */ |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 242 | #define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm" |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 243 | |
| 244 | #elif defined(CONFIG_SYS_USE_FLASH) /* CFG_USE_FLASH */ |
| 245 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 246 | #define CONFIG_ENV_OVERWRITE 1 |
| 247 | |
| 248 | /* JFFS Partition offset set */ |
| 249 | #define CONFIG_SYS_JFFS2_FIRST_BANK 0 |
| 250 | #define CONFIG_SYS_JFFS2_NUM_BANKS 1 |
| 251 | |
| 252 | /* 512k reserved for u-boot */ |
| 253 | #define CONFIG_SYS_JFFS2_FIRST_SECTOR 11 |
| 254 | |
| 255 | #define CONFIG_BOOTCOMMAND "run flashboot" |
Joe Hershberger | 8b3637c | 2011-10-13 13:03:47 +0000 | [diff] [blame] | 256 | #define CONFIG_ROOTPATH "/ronetix/rootfs" |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 257 | |
| 258 | #define CONFIG_CON_ROT "fbcon=rotate:3 " |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 259 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 260 | #define CONFIG_EXTRA_ENV_SETTINGS \ |
Tom Rini | 43ede0b | 2017-10-22 17:55:07 -0400 | [diff] [blame] | 261 | "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \ |
| 262 | "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \ |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 263 | "partition=nand0,0\0" \ |
| 264 | "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \ |
| 265 | "nfsargs=setenv bootargs root=/dev/nfs rw " \ |
| 266 | CONFIG_CON_ROT \ |
| 267 | "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \ |
| 268 | "addip=setenv bootargs $(bootargs) " \ |
| 269 | "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\ |
| 270 | ":$(hostname):eth0:off\0" \ |
| 271 | "ramboot=tftpboot 0x22000000 vmImage;" \ |
| 272 | "run ramargs;run addip;bootm 22000000\0" \ |
| 273 | "nfsboot=tftpboot 0x22000000 vmImage;" \ |
| 274 | "run nfsargs;run addip;bootm 22000000\0" \ |
| 275 | "flashboot=run ramargs;run addip;bootm 0x10050000\0" \ |
| 276 | "" |
| 277 | |
| 278 | #else |
| 279 | #error "Undefined memory device" |
| 280 | #endif |
| 281 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 282 | /* |
| 283 | * Size of malloc() pool |
| 284 | */ |
| 285 | #define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000) |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 286 | |
Asen Dimov | 9a2a05a | 2010-12-12 12:41:59 +0200 | [diff] [blame] | 287 | #define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM |
Wenyou.Yang@microchip.com | 0dfe3ff | 2017-07-21 14:04:47 +0800 | [diff] [blame] | 288 | #define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - \ |
Asen Dimov | 9a2a05a | 2010-12-12 12:41:59 +0200 | [diff] [blame] | 289 | GENERATED_GBL_DATA_SIZE) |
| 290 | |
Ilko Iliev | f0a2c7b | 2009-04-16 21:30:48 +0200 | [diff] [blame] | 291 | #endif |