blob: b09d8515d3c533d04109524fc6879cf4857f6499 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +02002/*
3 * (C) Copyright 2007-2008
Stelian Popc9e798d2011-11-01 00:00:39 +01004 * Stelian Pop <stelian@popies.net>
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +02005 * Lead Tech Design <www.leadtechdesign.com>
6 * Ilko Iliev <www.ronetix.at>
7 *
8 * Configuation settings for the RONETIX PM9263 board.
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +02009 */
10
11#ifndef __CONFIG_H
12#define __CONFIG_H
13
Asen Dimov684a5672011-06-08 22:01:16 +000014/*
15 * SoC must be defined first, before hardware.h is included.
16 * In this case SoC is defined in boards.cfg.
17 */
18#include <asm/hardware.h>
19
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020020/* ARM asynchronous clock */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020021
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020022#define MASTER_PLL_DIV 6
23#define MASTER_PLL_MUL 65
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020024#define MAIN_PLL_DIV 2 /* 2 or 4 */
Achim Ehrlich7c966a82010-02-24 10:29:16 +010025#define CONFIG_SYS_AT91_MAIN_CLOCK 18432000
Asen Dimov684a5672011-06-08 22:01:16 +000026#define CONFIG_SYS_AT91_SLOW_CLOCK 32768 /* slow clock xtal */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020027
Asen Dimov684a5672011-06-08 22:01:16 +000028#define CONFIG_SYS_AT91_CPU_NAME "AT91SAM9263"
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020029#define CONFIG_ARCH_CPU_INIT
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020030
Asen Dimova3e09cc2011-10-31 08:54:20 +000031#define CONFIG_MACH_TYPE MACH_TYPE_PM9263
32
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020033/* clocks */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020034#define CONFIG_SYS_MOR_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +030035 (AT91_PMC_MOR_MOSCEN | \
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020036 (255 << 8)) /* Main Oscillator Start-up Time */
37#define CONFIG_SYS_PLLAR_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +030038 (AT91_PMC_PLLAR_29 | /* Bit 29 must be 1 when prog */ \
39 AT91_PMC_PLLXR_OUT(3) | \
40 AT91_PMC_PLLXR_PLLCOUNT(0x3f) | /* PLL Counter */\
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020041 (2 << 28) | /* PLL Clock Frequency Range */ \
42 ((MASTER_PLL_MUL - 1) << 16) | (MASTER_PLL_DIV))
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020043
44#if (MAIN_PLL_DIV == 2)
45/* PCK/2 = MCK Master Clock from PLLA */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020046#define CONFIG_SYS_MCKR1_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +030047 (AT91_PMC_MCKR_CSS_SLOW | \
48 AT91_PMC_MCKR_PRES_1 | \
49 AT91_PMC_MCKR_MDIV_2)
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020050/* PCK/2 = MCK Master Clock from PLLA */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020051#define CONFIG_SYS_MCKR2_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +030052 (AT91_PMC_MCKR_CSS_PLLA | \
53 AT91_PMC_MCKR_PRES_1 | \
54 AT91_PMC_MCKR_MDIV_2)
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020055#else
56/* PCK/4 = MCK Master Clock from PLLA */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020057#define CONFIG_SYS_MCKR1_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +030058 (AT91_PMC_MCKR_CSS_SLOW | \
59 AT91_PMC_MCKR_PRES_1 | \
60 AT91_PMC_MCKR_MDIV_4)
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020061/* PCK/4 = MCK Master Clock from PLLA */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020062#define CONFIG_SYS_MCKR2_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +030063 (AT91_PMC_MCKR_CSS_PLLA | \
64 AT91_PMC_MCKR_PRES_1 | \
65 AT91_PMC_MCKR_MDIV_4)
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020066#endif
67/* define PDC[31:16] as DATA[31:16] */
68#define CONFIG_SYS_PIOD_PDR_VAL1 0xFFFF0000
69/* no pull-up for D[31:16] */
70#define CONFIG_SYS_PIOD_PPUDR_VAL 0xFFFF0000
71/* EBI0_CSA, CS1 SDRAM, CS3 NAND Flash, 3.3V memories */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020072#define CONFIG_SYS_MATRIX_EBI0CSA_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +030073 (AT91_MATRIX_CSA_DBPUC | AT91_MATRIX_CSA_VDDIOMSEL_3_3V | \
74 AT91_MATRIX_CSA_EBI_CS1A)
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020075
76/* SDRAM */
77/* SDRAMC_MR Mode register */
78#define CONFIG_SYS_SDRC_MR_VAL1 0
79/* SDRAMC_TR - Refresh Timer register */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020080#define CONFIG_SYS_SDRC_TR_VAL1 0x3AA
81/* SDRAMC_CR - Configuration register*/
82#define CONFIG_SYS_SDRC_CR_VAL \
83 (AT91_SDRAMC_NC_9 | \
84 AT91_SDRAMC_NR_13 | \
85 AT91_SDRAMC_NB_4 | \
86 AT91_SDRAMC_CAS_2 | \
87 AT91_SDRAMC_DBW_32 | \
88 (2 << 8) | /* tWR - Write Recovery Delay */ \
89 (7 << 12) | /* tRC - Row Cycle Delay */ \
90 (2 << 16) | /* tRP - Row Precharge Delay */ \
91 (2 << 20) | /* tRCD - Row to Column Delay */ \
92 (5 << 24) | /* tRAS - Active to Precharge Delay */ \
93 (8 << 28)) /* tXSR - Exit Self Refresh to Active Delay */
94
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020095/* Memory Device Register -> SDRAM */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020096#define CONFIG_SYS_SDRC_MDR_VAL AT91_SDRAMC_MD_SDRAM
97#define CONFIG_SYS_SDRC_MR_VAL2 AT91_SDRAMC_MODE_PRECHARGE
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +020098#define CONFIG_SYS_SDRAM_VAL1 0 /* SDRAM_BASE */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +020099#define CONFIG_SYS_SDRC_MR_VAL3 AT91_SDRAMC_MODE_REFRESH
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200100#define CONFIG_SYS_SDRAM_VAL2 0 /* SDRAM_BASE */
101#define CONFIG_SYS_SDRAM_VAL3 0 /* SDRAM_BASE */
102#define CONFIG_SYS_SDRAM_VAL4 0 /* SDRAM_BASE */
103#define CONFIG_SYS_SDRAM_VAL5 0 /* SDRAM_BASE */
104#define CONFIG_SYS_SDRAM_VAL6 0 /* SDRAM_BASE */
105#define CONFIG_SYS_SDRAM_VAL7 0 /* SDRAM_BASE */
106#define CONFIG_SYS_SDRAM_VAL8 0 /* SDRAM_BASE */
107#define CONFIG_SYS_SDRAM_VAL9 0 /* SDRAM_BASE */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +0200108#define CONFIG_SYS_SDRC_MR_VAL4 AT91_SDRAMC_MODE_LMR
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200109#define CONFIG_SYS_SDRAM_VAL10 0 /* SDRAM_BASE */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +0200110#define CONFIG_SYS_SDRC_MR_VAL5 AT91_SDRAMC_MODE_NORMAL
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200111#define CONFIG_SYS_SDRAM_VAL11 0 /* SDRAM_BASE */
112#define CONFIG_SYS_SDRC_TR_VAL2 1200 /* SDRAM_TR */
113#define CONFIG_SYS_SDRAM_VAL12 0 /* SDRAM_BASE */
114
115/* setup SMC0, CS0 (NOR Flash) - 16-bit, 15 WS */
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +0200116#define CONFIG_SYS_SMC0_SETUP0_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +0300117 (AT91_SMC_SETUP_NWE(10) | AT91_SMC_SETUP_NCS_WR(10) | \
118 AT91_SMC_SETUP_NRD(10) | AT91_SMC_SETUP_NCS_RD(10))
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +0200119#define CONFIG_SYS_SMC0_PULSE0_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +0300120 (AT91_SMC_PULSE_NWE(11) | AT91_SMC_PULSE_NCS_WR(11) | \
121 AT91_SMC_PULSE_NRD(11) | AT91_SMC_PULSE_NCS_RD(11))
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +0200122#define CONFIG_SYS_SMC0_CYCLE0_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +0300123 (AT91_SMC_CYCLE_NWE(22) | AT91_SMC_CYCLE_NRD(22))
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +0200124#define CONFIG_SYS_SMC0_MODE0_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +0300125 (AT91_SMC_MODE_RM_NRD | AT91_SMC_MODE_WM_NWE | \
126 AT91_SMC_MODE_DBW_16 | \
127 AT91_SMC_MODE_TDF | \
128 AT91_SMC_MODE_TDF_CYCLE(6))
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200129
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +0200130/* user reset enable */
131#define CONFIG_SYS_RSTC_RMR_VAL \
132 (AT91_RSTC_KEY | \
Asen Dimov20d98c22010-04-19 14:18:43 +0300133 AT91_RSTC_CR_PROCRST | \
134 AT91_RSTC_MR_ERSTL(1) | \
135 AT91_RSTC_MR_ERSTL(2))
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200136
Jean-Christophe PLAGNIOL-VILLARD01550a22009-06-12 21:20:38 +0200137/* Disable Watchdog */
138#define CONFIG_SYS_WDTC_WDMR_VAL \
Asen Dimov20d98c22010-04-19 14:18:43 +0300139 (AT91_WDT_MR_WDIDLEHLT | AT91_WDT_MR_WDDBGHLT | \
140 AT91_WDT_MR_WDV(0xfff) | \
141 AT91_WDT_MR_WDDIS | \
142 AT91_WDT_MR_WDD(0xfff))
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200143
144#define CONFIG_CMDLINE_TAG 1 /* enable passing of ATAGs */
145#define CONFIG_SETUP_MEMORY_TAGS 1
146#define CONFIG_INITRD_TAG 1
147
148#undef CONFIG_SKIP_LOWLEVEL_INIT
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200149#define CONFIG_USER_LOWLEVEL_INIT 1
150
151/*
152 * Hardware drivers
153 */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200154/* LCD */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200155#define LCD_BPP LCD_COLOR8
156#define CONFIG_LCD_LOGO 1
157#undef LCD_TEST_PATTERN
158#define CONFIG_LCD_INFO 1
159#define CONFIG_LCD_INFO_BELOW_LOGO 1
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200160#define CONFIG_ATMEL_LCD 1
161#define CONFIG_ATMEL_LCD_BGR555 1
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200162
163#define CONFIG_LCD_IN_PSRAM 1
164
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200165/*
166 * BOOTP options
167 */
168#define CONFIG_BOOTP_BOOTFILESIZE 1
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200169
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200170/* SDRAM */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200171#define PHYS_SDRAM 0x20000000
172#define PHYS_SDRAM_SIZE 0x04000000 /* 64 megs */
173
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200174/* NOR flash, if populated */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200175#define PHYS_FLASH_1 0x10000000
176#define CONFIG_SYS_FLASH_BASE PHYS_FLASH_1
177#define CONFIG_SYS_MAX_FLASH_SECT 256
178#define CONFIG_SYS_MAX_FLASH_BANKS 1
179
180/* NAND flash */
181#ifdef CONFIG_CMD_NAND
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200182#define CONFIG_SYS_MAX_NAND_DEVICE 1
183#define CONFIG_SYS_NAND_BASE 0x40000000
184#define CONFIG_SYS_NAND_DBW_8 1
185/* our ALE is AD21 */
186#define CONFIG_SYS_NAND_MASK_ALE (1 << 21)
187/* our CLE is AD22 */
188#define CONFIG_SYS_NAND_MASK_CLE (1 << 22)
Andreas Bießmannac45bb12013-11-29 12:13:45 +0100189#define CONFIG_SYS_NAND_ENABLE_PIN GPIO_PIN_PD(15)
190#define CONFIG_SYS_NAND_READY_PIN GPIO_PIN_PB(30)
Wolfgang Denk2eb99ca2009-07-18 21:52:24 +0200191
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200192#endif
193
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200194#define CONFIG_JFFS2_CMDLINE 1
195#define CONFIG_JFFS2_NAND 1
196#define CONFIG_JFFS2_DEV "nand0" /* NAND device jffs2 lives on */
197#define CONFIG_JFFS2_PART_OFFSET 0 /* start of jffs2 partition */
198#define CONFIG_JFFS2_PART_SIZE (256 * 1024 * 1024) /* partition size*/
199
200/* PSRAM */
201#define PHYS_PSRAM 0x70000000
202#define PHYS_PSRAM_SIZE 0x00400000 /* 4MB */
Asen Dimov20d98c22010-04-19 14:18:43 +0300203/* Slave EBI1, PSRAM connected */
204#define CONFIG_PSRAM_SCFG (AT91_MATRIX_SCFG_ARBT_FIXED_PRIORITY | \
205 AT91_MATRIX_SCFG_FIXED_DEFMSTR(5) | \
206 AT91_MATRIX_SCFG_DEFMSTR_TYPE_FIXED | \
207 AT91_MATRIX_SCFG_SLOT_CYCLE(255))
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200208
209/* Ethernet */
210#define CONFIG_MACB 1
211#define CONFIG_RMII 1
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200212#define CONFIG_NET_RETRY_COUNT 20
213#define CONFIG_RESET_PHY_R 1
214
215/* USB */
216#define CONFIG_USB_ATMEL
Bo Shendcd2f1a2013-10-21 16:14:00 +0800217#define CONFIG_USB_ATMEL_CLK_SEL_PLLB
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200218#define CONFIG_USB_OHCI_NEW 1
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200219#define CONFIG_SYS_USB_OHCI_CPU_INIT 1
220#define CONFIG_SYS_USB_OHCI_REGS_BASE 0x00a00000 /* AT91SAM9263_UHP_BASE */
221#define CONFIG_SYS_USB_OHCI_SLOT_NAME "at91sam9263"
222#define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 2
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200223
224#define CONFIG_SYS_LOAD_ADDR 0x22000000 /* load address */
225
226#define CONFIG_SYS_MEMTEST_START PHYS_SDRAM
227#define CONFIG_SYS_MEMTEST_END 0x23e00000
228
229#define CONFIG_SYS_USE_FLASH 1
230#undef CONFIG_SYS_USE_DATAFLASH
231#undef CONFIG_SYS_USE_NANDFLASH
232
233#ifdef CONFIG_SYS_USE_DATAFLASH
234
235/* bootstrap + u-boot + env + linux in dataflash on CS0 */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200236#define CONFIG_ENV_OFFSET 0x4200
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200237#define CONFIG_ENV_SIZE 0x4200
Wenyou.Yang@microchip.com0dfe3ff2017-07-21 14:04:47 +0800238#define CONFIG_ENV_SECT_SIZE 0x210
Wenyou.Yang@microchip.com0dfe3ff2017-07-21 14:04:47 +0800239#define CONFIG_BOOTCOMMAND "sf probe 0; " \
240 "sf read 0x22000000 0x84000 0x294000; " \
241 "bootm 0x22000000"
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200242
243#elif defined(CONFIG_SYS_USE_NANDFLASH) /* CFG_USE_NANDFLASH */
244
245/* bootstrap + u-boot + env + linux in nandflash */
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200246#define CONFIG_ENV_OFFSET 0x60000
247#define CONFIG_ENV_OFFSET_REDUND 0x80000
248#define CONFIG_ENV_SIZE 0x20000 /* 1 sector = 128 kB */
249#define CONFIG_BOOTCOMMAND "nand read 0x22000000 0xA0000 0x200000; bootm"
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200250
251#elif defined(CONFIG_SYS_USE_FLASH) /* CFG_USE_FLASH */
252
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200253#define CONFIG_ENV_OFFSET 0x40000
254#define CONFIG_ENV_SECT_SIZE 0x10000
255#define CONFIG_ENV_SIZE 0x10000
256#define CONFIG_ENV_OVERWRITE 1
257
258/* JFFS Partition offset set */
259#define CONFIG_SYS_JFFS2_FIRST_BANK 0
260#define CONFIG_SYS_JFFS2_NUM_BANKS 1
261
262/* 512k reserved for u-boot */
263#define CONFIG_SYS_JFFS2_FIRST_SECTOR 11
264
265#define CONFIG_BOOTCOMMAND "run flashboot"
Joe Hershberger8b3637c2011-10-13 13:03:47 +0000266#define CONFIG_ROOTPATH "/ronetix/rootfs"
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200267
268#define CONFIG_CON_ROT "fbcon=rotate:3 "
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200269
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200270#define CONFIG_EXTRA_ENV_SETTINGS \
Tom Rini43ede0b2017-10-22 17:55:07 -0400271 "mtdids=" CONFIG_MTDIDS_DEFAULT "\0" \
272 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200273 "partition=nand0,0\0" \
274 "ramargs=setenv bootargs $(bootargs) $(mtdparts)\0" \
275 "nfsargs=setenv bootargs root=/dev/nfs rw " \
276 CONFIG_CON_ROT \
277 "nfsroot=$(serverip):$(rootpath) $(mtdparts)\0" \
278 "addip=setenv bootargs $(bootargs) " \
279 "ip=$(ipaddr):$(serverip):$(gatewayip):$(netmask)"\
280 ":$(hostname):eth0:off\0" \
281 "ramboot=tftpboot 0x22000000 vmImage;" \
282 "run ramargs;run addip;bootm 22000000\0" \
283 "nfsboot=tftpboot 0x22000000 vmImage;" \
284 "run nfsargs;run addip;bootm 22000000\0" \
285 "flashboot=run ramargs;run addip;bootm 0x10050000\0" \
286 ""
287
288#else
289#error "Undefined memory device"
290#endif
291
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200292/*
293 * Size of malloc() pool
294 */
295#define CONFIG_SYS_MALLOC_LEN ROUND(3 * CONFIG_ENV_SIZE + 128 * 1024, 0x1000)
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200296
Asen Dimov9a2a05a2010-12-12 12:41:59 +0200297#define CONFIG_SYS_SDRAM_BASE PHYS_SDRAM
Wenyou.Yang@microchip.com0dfe3ff2017-07-21 14:04:47 +0800298#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_SDRAM_BASE + 16 * 1024 - \
Asen Dimov9a2a05a2010-12-12 12:41:59 +0200299 GENERATED_GBL_DATA_SIZE)
300
Ilko Ilievf0a2c7b2009-04-16 21:30:48 +0200301#endif