blob: 2869e5cf68836f91e2d08959e9558462ee0496e5 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Chris Zankel7e270ec2016-08-10 18:36:48 +03002/*
3 * (C) Copyright 2007 - 2013 Tensilica Inc.
4 * (C) Copyright 2014 - 2016 Cadence Design Systems Inc.
Chris Zankel7e270ec2016-08-10 18:36:48 +03005 */
6
7#include <common.h>
8#include <command.h>
Simon Glass9d922452017-05-17 17:18:03 -06009#include <dm.h>
Simon Glass52559322019-11-14 12:57:46 -070010#include <init.h>
Chris Zankel7e270ec2016-08-10 18:36:48 +030011#include <dm/platform_data/net_ethoc.h>
Simon Glass9fb625c2019-08-01 09:46:51 -060012#include <env.h>
Chris Zankel7e270ec2016-08-10 18:36:48 +030013#include <linux/ctype.h>
14#include <linux/string.h>
15#include <linux/stringify.h>
16#include <asm/global_data.h>
17
18DECLARE_GLOBAL_DATA_PTR;
19
20/*
21 * Check board idendity.
22 * (Print information about the board to stdout.)
23 */
24
25
26#if defined(CONFIG_XTFPGA_LX60)
27const char *board = "XT_AV60";
28const char *description = "Avnet Xilinx LX60 FPGA Evaluation Board / ";
29#elif defined(CONFIG_XTFPGA_LX110)
30const char *board = "XT_AV110";
31const char *description = "Avnet Xilinx Virtex-5 LX110 Evaluation Kit / ";
32#elif defined(CONFIG_XTFPGA_LX200)
33const char *board = "XT_AV200";
34const char *description = "Avnet Xilinx Virtex-4 LX200 Evaluation Kit / ";
35#elif defined(CONFIG_XTFPGA_ML605)
36const char *board = "XT_ML605";
37const char *description = "Xilinx Virtex-6 FPGA ML605 Evaluation Kit / ";
38#elif defined(CONFIG_XTFPGA_KC705)
39const char *board = "XT_KC705";
40const char *description = "Xilinx Kintex-7 FPGA KC705 Evaluation Kit / ";
41#else
42const char *board = "<unknown>";
43const char *description = "";
44#endif
45
46int checkboard(void)
47{
48 printf("Board: %s: %sTensilica bitstream\n", board, description);
49 return 0;
50}
51
Simon Glass76b00ac2017-03-31 08:40:32 -060052int dram_init_banksize(void)
Chris Zankel7e270ec2016-08-10 18:36:48 +030053{
54 gd->bd->bi_memstart = PHYSADDR(CONFIG_SYS_SDRAM_BASE);
55 gd->bd->bi_memsize = CONFIG_SYS_SDRAM_SIZE;
Simon Glass76b00ac2017-03-31 08:40:32 -060056
57 return 0;
Chris Zankel7e270ec2016-08-10 18:36:48 +030058}
59
60int board_postclk_init(void)
61{
62 /*
63 * Obtain CPU clock frequency from board and cache in global
64 * data structure (Hz). Return 0 on success (OK to continue),
65 * else non-zero (hang).
66 */
67
68#ifdef CONFIG_SYS_FPGAREG_FREQ
69 gd->cpu_clk = (*(volatile unsigned long *)CONFIG_SYS_FPGAREG_FREQ);
70#else
71 /* early Tensilica bitstreams lack this reg, but most run at 50 MHz */
72 gd->cpu_clk = 50000000UL;
73#endif
74 return 0;
75}
76
77/*
78 * Miscellaneous late initializations.
79 * The environment has been set up, so we can set the Ethernet address.
80 */
81
82int misc_init_r(void)
83{
84#ifdef CONFIG_CMD_NET
85 /*
86 * Initialize ethernet environment variables and board info.
87 * Default MAC address comes from CONFIG_ETHADDR + DIP switches 1-6.
88 */
89
Simon Glass00caae62017-08-03 12:22:12 -060090 char *s = env_get("ethaddr");
Chris Zankel7e270ec2016-08-10 18:36:48 +030091 if (s == 0) {
92 unsigned int x;
93 char s[] = __stringify(CONFIG_ETHBASE);
94 x = (*(volatile u32 *)CONFIG_SYS_FPGAREG_DIPSW)
95 & FPGAREG_MAC_MASK;
96 sprintf(&s[15], "%02x", x);
Simon Glass382bee52017-08-03 12:22:09 -060097 env_set("ethaddr", s);
Chris Zankel7e270ec2016-08-10 18:36:48 +030098 }
99#endif /* CONFIG_CMD_NET */
100
101 return 0;
102}
103
104U_BOOT_DEVICE(sysreset) = {
105 .name = "xtfpga_sysreset",
106};
107
108static struct ethoc_eth_pdata ethoc_pdata = {
109 .eth_pdata = {
110 .iobase = CONFIG_SYS_ETHOC_BASE,
111 },
112 .packet_base = CONFIG_SYS_ETHOC_BUFFER_ADDR,
113};
114
115U_BOOT_DEVICE(ethoc) = {
116 .name = "ethoc",
117 .platdata = &ethoc_pdata,
118};