blob: cd92af235223a4a2e8d12d88cfcde6d0804417fe [file] [log] [blame]
wdenk0db5bca2003-03-31 17:27:09 +00001/*
2 * (C) Copyright 2003
3 * Martin Winistoerfer, martinwinistoerfer@gmx.ch.
4 *
5 * See file CREDITS for list of people who contributed to this
6 * project.
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
12 *
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
wdenk8bde7f72003-06-27 21:31:46 +000020 * Foundation,
wdenk0db5bca2003-03-31 17:27:09 +000021 */
22
23/*
24 * File: cmi_mpc5xx.h
wdenk8bde7f72003-06-27 21:31:46 +000025 *
26 * Discription: Config header file for cmi
wdenk0db5bca2003-03-31 17:27:09 +000027 * board using an MPC5xx CPU
28 *
29 */
30
31#ifndef __CONFIG_H
32#define __CONFIG_H
33
34/*
35 * High Level Configuration Options
36 */
37
38#define CONFIG_MPC555 1 /* This is an MPC555 CPU */
39#define CONFIG_CMI 1 /* Using the customized cmi board */
40
41/* Serial Console Configuration */
42#define CONFIG_5xx_CONS_SCI1
43#undef CONFIG_5xx_CONS_SCI2
44
45#define CONFIG_BAUDRATE 57600
46
wdenk0db5bca2003-03-31 17:27:09 +000047
Jon Loeligerb730cda2007-07-04 22:31:35 -050048/*
Jon Loeliger80ff4f92007-07-10 09:29:01 -050049 * BOOTP options
50 */
51#define CONFIG_BOOTP_BOOTFILESIZE
52#define CONFIG_BOOTP_BOOTPATH
53#define CONFIG_BOOTP_GATEWAY
54#define CONFIG_BOOTP_HOSTNAME
55
56
57/*
Jon Loeligerb730cda2007-07-04 22:31:35 -050058 * Command line configuration.
59 */
60#include <config_cmd_default.h>
61
62#define CONFIG_CMD_MEMORY
63#define CONFIG_CMD_LOADB
64#define CONFIG_CMD_REGINFO
65#define CONFIG_CMD_FLASH
66#define CONFIG_CMD_LOADS
67#define CONFIG_CMD_ASKENV
68#define CONFIG_CMD_BDI
69#define CONFIG_CMD_CONSOLE
70#define CONFIG_CMD_ENV
71#define CONFIG_CMD_RUN
72#define CONFIG_CMD_IMI
73
wdenk0db5bca2003-03-31 17:27:09 +000074
75#if 0
76#define CONFIG_BOOTDELAY -1 /* autoboot disabled */
77#else
78#define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
79#endif
80#define CONFIG_BOOTCOMMAND "go 02034004" /* autoboot command */
81
82#define CONFIG_BOOTARGS "" /* Assuming OS Image in 4 flash sector at offset 4004 */
83
84#define CONFIG_WATCHDOG /* turn on platform specific watchdog */
85
wdenk8bde7f72003-06-27 21:31:46 +000086#define CONFIG_STATUS_LED 1 /* Enable status led */
wdenk0db5bca2003-03-31 17:27:09 +000087
88#define CONFIG_LOADS_ECHO 1 /* Echo on for serial download */
89
90/*
wdenk8bde7f72003-06-27 21:31:46 +000091 * Miscellaneous configurable options
wdenk0db5bca2003-03-31 17:27:09 +000092 */
93
94#define CFG_LONGHELP /* undef to save memory */
95#define CFG_PROMPT "=> " /* Monitor Command Prompt */
Jon Loeligerb730cda2007-07-04 22:31:35 -050096#if defined(CONFIG_CMD_KGDB)
wdenk0db5bca2003-03-31 17:27:09 +000097#define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
98#else
99#define CFG_CBSIZE 256 /* Console I/O Buffer Size */
100#endif
101#define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
102#define CFG_MAXARGS 16 /* max number of command args */
103#define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
104
105#define CFG_MEMTEST_START 0x00000000 /* memtest works on */
106#define CFG_MEMTEST_END 0x000fa000 /* 1 MB in SRAM */
107
108#define CFG_LOAD_ADDR 0x100000 /* default load address */
109
110#define CFG_HZ 1000 /* Decrementer freq: 1 ms ticks */
111
112#define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 1250000 }
113
114
115/*
116 * Low Level Configuration Settings
117 */
118
119/*
120 * Internal Memory Mapped (This is not the IMMR content)
121 */
122#define CFG_IMMR 0x01000000 /* Physical start adress of internal memory map */
123
124/*
125 * Definitions for initial stack pointer and data area
126 */
wdenk8bde7f72003-06-27 21:31:46 +0000127#define CFG_INIT_RAM_ADDR (CFG_IMMR + 0x003f9800) /* Physical start adress of internal MPC555 writable RAM */
wdenk0db5bca2003-03-31 17:27:09 +0000128#define CFG_INIT_RAM_END (CFG_IMMR + 0x003fffff) /* Physical end adress of internal MPC555 used RAM area */
129#define CFG_GBL_DATA_SIZE 64 /* Size in bytes reserved for initial global data */
130#define CFG_GBL_DATA_OFFSET ((CFG_INIT_RAM_END - CFG_INIT_RAM_ADDR) - CFG_GBL_DATA_SIZE) /* Offset from the beginning of ram */
131#define CFG_INIT_SP_ADDR 0x013fa000 /* Physical start adress of inital stack */
132
133/*
134 * Start addresses for the final memory configuration
135 * Please note that CFG_SDRAM_BASE _must_ start at 0
136 */
137#define CFG_SDRAM_BASE 0x00000000 /* Monitor won't change memory map */
138#define CFG_FLASH_BASE 0x02000000 /* External flash */
139#define PLD_BASE 0x03000000 /* PLD */
140#define ANYBUS_BASE 0x03010000 /* Anybus Module */
141
142#define CFG_RESET_ADRESS 0x01000000 /* Adress which causes reset */
143#define CFG_MONITOR_BASE CFG_FLASH_BASE /* TEXT_BASE is defined in the board config.mk file. */
144 /* This adress is given to the linker with -Ttext to */
145 /* locate the text section at this adress. */
146#define CFG_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
147#define CFG_MALLOC_LEN (64 << 10) /* Reserve 128 kB for malloc() */
148
149/*
150 * For booting Linux, the board info and command line data
151 * have to be in the first 8 MB of memory, since this is
152 * the maximum mapped by the Linux kernel during initialization.
153 */
154#define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
155
156
157/*-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000158 * FLASH organization
wdenk0db5bca2003-03-31 17:27:09 +0000159 *-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000160 *
wdenk0db5bca2003-03-31 17:27:09 +0000161 */
162
163#define CFG_MAX_FLASH_BANKS 1 /* Max number of memory banks */
164#define CFG_MAX_FLASH_SECT 64 /* Max number of sectors on one chip */
165#define CFG_FLASH_ERASE_TOUT 180000 /* Timeout for Flash Erase (in ms) */
166#define CFG_FLASH_WRITE_TOUT 600 /* Timeout for Flash Write (in ms) */
167#define CFG_FLASH_PROTECTION 1 /* Physically section protection on */
168
169#define CFG_ENV_IS_IN_FLASH 1
170
171#ifdef CFG_ENV_IS_IN_FLASH
172#define CFG_ENV_OFFSET 0x00020000 /* Environment starts at this adress */
173#define CFG_ENV_SIZE 0x00010000 /* Set whole sector as env */
174#endif
175
176/*-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000177 * SYPCR - System Protection Control
wdenk0db5bca2003-03-31 17:27:09 +0000178 * SYPCR can only be written once after reset!
179 *-----------------------------------------------------------------------
180 * SW Watchdog freeze
181 */
182#if defined(CONFIG_WATCHDOG)
183#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
184 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
185#else
186#define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
wdenk8bde7f72003-06-27 21:31:46 +0000187 SYPCR_SWP)
wdenk0db5bca2003-03-31 17:27:09 +0000188#endif /* CONFIG_WATCHDOG */
189
190/*-----------------------------------------------------------------------
191 * TBSCR - Time Base Status and Control
192 *-----------------------------------------------------------------------
193 * Clear Reference Interrupt Status, Timebase freezing enabled
194 */
195#define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
196
197/*-----------------------------------------------------------------------
198 * PISCR - Periodic Interrupt Status and Control
199 *-----------------------------------------------------------------------
200 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
201 */
202#define CFG_PISCR (PISCR_PITF)
203
204/*-----------------------------------------------------------------------
205 * SCCR - System Clock and reset Control Register
206 *-----------------------------------------------------------------------
207 * Set clock output, timebase and RTC source and divider,
208 * power management and some other internal clocks
209 */
210#define SCCR_MASK SCCR_EBDF00
211#define CFG_SCCR (SCCR_TBS | SCCR_RTDIV | SCCR_RTSEL | \
212 SCCR_COM00 | SCCR_DFNL000 | SCCR_DFNH000)
213
214/*-----------------------------------------------------------------------
215 * SIUMCR - SIU Module Configuration
216 *-----------------------------------------------------------------------
217 * Data show cycle
218 */
219#define CFG_SIUMCR (SIUMCR_DBGC00) /* Disable data show cycle */
220
221/*-----------------------------------------------------------------------
222 * PLPRCR - PLL, Low-Power, and Reset Control Register
223 *-----------------------------------------------------------------------
224 * Set all bits to 40 Mhz
wdenk8bde7f72003-06-27 21:31:46 +0000225 *
wdenk0db5bca2003-03-31 17:27:09 +0000226 */
227#define CFG_OSC_CLK ((uint)4000000) /* Oscillator clock is 4MHz */
228#define CFG_PLPRCR (PLPRCR_MF_9 | PLPRCR_DIVF_0)
wdenk8bde7f72003-06-27 21:31:46 +0000229
wdenk0db5bca2003-03-31 17:27:09 +0000230
231/*-----------------------------------------------------------------------
232 * UMCR - UIMB Module Configuration Register
233 *-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000234 *
wdenk0db5bca2003-03-31 17:27:09 +0000235 */
236#define CFG_UMCR (UMCR_FSPEED) /* IMB clock same as U-bus */
237
238/*-----------------------------------------------------------------------
239 * ICTRL - I-Bus Support Control Register
240 */
wdenk8bde7f72003-06-27 21:31:46 +0000241#define CFG_ICTRL (ICTRL_ISCT_SER_7) /* Take out of serialized mode */
wdenk0db5bca2003-03-31 17:27:09 +0000242
243/*-----------------------------------------------------------------------
244 * USIU - Memory Controller Register
wdenk8bde7f72003-06-27 21:31:46 +0000245 *-----------------------------------------------------------------------
wdenk0db5bca2003-03-31 17:27:09 +0000246 */
247
wdenk8bde7f72003-06-27 21:31:46 +0000248#define CFG_BR0_PRELIM (CFG_FLASH_BASE | BR_V | BR_BI | BR_PS_16)
wdenk0db5bca2003-03-31 17:27:09 +0000249#define CFG_OR0_PRELIM (OR_ADDR_MK_FF | OR_SCY_3)
250#define CFG_BR1_PRELIM (ANYBUS_BASE)
251#define CFG_OR1_PRELIM (OR_ADDR_MK_FFFF | OR_SCY_1 | OR_ETHR)
252#define CFG_BR2_PRELIM (CFG_SDRAM_BASE | BR_V | BR_PS_32)
253#define CFG_OR2_PRELIM (OR_ADDR_MK_FF)
254#define CFG_BR3_PRELIM (PLD_BASE | BR_V | BR_BI | BR_LBDIR | BR_PS_8)
255#define CFG_OR3_PRELIM (OR_ADDR_MK_FF | OR_TRLX | OR_BSCY | OR_SCY_8 | \
256 OR_ACS_10 | OR_ETHR | OR_CSNT)
257
258#define FLASH_BASE0_PRELIM CFG_FLASH_BASE /* We don't realign the flash */
259
260/*-----------------------------------------------------------------------
wdenk8bde7f72003-06-27 21:31:46 +0000261 * DER - Timer Decrementer
wdenk0db5bca2003-03-31 17:27:09 +0000262 *-----------------------------------------------------------------------
263 * Initialise to zero
264 */
265#define CFG_DER 0x00000000
266
267
268/*
269 * Internal Definitions
270 *
271 * Boot Flags
272 */
273#define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
274#define BOOTFLAG_WARM 0x02 /* Software reboot */
275
276#endif /* __CONFIG_H */