blob: c0567c3fe580a9e8e54970316a046521b638f144 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Ashish Kumare84a3242017-08-31 16:12:54 +05302/*
Yangbo Lu34f39ce2021-06-03 10:51:19 +08003 * Copyright 2017, 2020-2021 NXP
Ashish Kumare84a3242017-08-31 16:12:54 +05304 */
5
6#ifndef __LS1088A_RDB_H
7#define __LS1088A_RDB_H
8
9#include "ls1088a_common.h"
10
Pankit Garg143af3c2018-12-27 04:37:55 +000011#if defined(CONFIG_TFABOOT) || \
12 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Ashish Kumare84a3242017-08-31 16:12:54 +053013#define SYS_NO_FLASH
Ashish Kumare84a3242017-08-31 16:12:54 +053014#endif
15
Ashish Kumare84a3242017-08-31 16:12:54 +053016#define COUNTER_FREQUENCY_REAL 25000000 /* 25MHz */
Ashish Kumare84a3242017-08-31 16:12:54 +053017
Ashish Kumare84a3242017-08-31 16:12:54 +053018#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
Ashish Kumare84a3242017-08-31 16:12:54 +053019#define SPD_EEPROM_ADDRESS 0x51
Ashish Kumare84a3242017-08-31 16:12:54 +053020
21
22#if !defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI)
23#define CONFIG_SYS_NOR0_CSPR_EXT (0x0)
24#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128 * 1024 * 1024)
25#define CONFIG_SYS_NOR_AMASK_EARLY IFC_AMASK(64 * 1024 * 1024)
26
27#define CONFIG_SYS_NOR0_CSPR \
28 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
29 CSPR_PORT_SIZE_16 | \
30 CSPR_MSEL_NOR | \
31 CSPR_V)
32#define CONFIG_SYS_NOR0_CSPR_EARLY \
33 (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS_EARLY) | \
34 CSPR_PORT_SIZE_16 | \
35 CSPR_MSEL_NOR | \
36 CSPR_V)
37#define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(6)
38#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x1) | \
39 FTIM0_NOR_TEADC(0x1) | \
40 FTIM0_NOR_TEAHC(0x1))
41#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x1) | \
42 FTIM1_NOR_TRAD_NOR(0x1))
43#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x0) | \
44 FTIM2_NOR_TCH(0x0) | \
45 FTIM2_NOR_TWP(0x1))
46#define CONFIG_SYS_NOR_FTIM3 0x04000000
47#define CONFIG_SYS_IFC_CCR 0x01000000
48
49#ifndef SYS_NO_FLASH
Ashish Kumare84a3242017-08-31 16:12:54 +053050#define CONFIG_SYS_FLASH_QUIET_TEST
51#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
52
Ashish Kumare84a3242017-08-31 16:12:54 +053053#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
54#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
55#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
56
57#define CONFIG_SYS_FLASH_EMPTY_INFO
58#define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE }
59#endif
60#endif
Sumit Garg10e7eaf2018-01-06 09:04:24 +053061
Ashish Kumare84a3242017-08-31 16:12:54 +053062#define CONFIG_SYS_NAND_MAX_ECCPOS 256
63#define CONFIG_SYS_NAND_MAX_OOBFREE 2
64
65#define CONFIG_SYS_NAND_CSPR_EXT (0x0)
66#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
67 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
68 | CSPR_MSEL_NAND /* MSEL = NAND */ \
69 | CSPR_V)
70#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64 * 1024)
71
72#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
73 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
74 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
75 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
76 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
77 | CSOR_NAND_SPRZ_64/* Spare size = 64 */ \
78 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
79
Ashish Kumare84a3242017-08-31 16:12:54 +053080/* ONFI NAND Flash mode0 Timing Params */
81#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
82 FTIM0_NAND_TWP(0x18) | \
83 FTIM0_NAND_TWCHT(0x07) | \
84 FTIM0_NAND_TWH(0x0a))
85#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
86 FTIM1_NAND_TWBE(0x39) | \
87 FTIM1_NAND_TRR(0x0e) | \
88 FTIM1_NAND_TRP(0x18))
89#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
90 FTIM2_NAND_TREH(0x0a) | \
91 FTIM2_NAND_TWHRE(0x1e))
92#define CONFIG_SYS_NAND_FTIM3 0x0
93
94#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
95#define CONFIG_SYS_MAX_NAND_DEVICE 1
96#define CONFIG_MTD_NAND_VERIFY_WRITE
97
Ashish Kumare84a3242017-08-31 16:12:54 +053098#define CONFIG_SYS_I2C_FPGA_ADDR 0x66
Rajesh Bhagatef0789b2018-01-17 16:13:09 +053099#define QIXIS_BRDCFG4_OFFSET 0x54
Ashish Kumare84a3242017-08-31 16:12:54 +0530100#define QIXIS_LBMAP_SWITCH 2
101#define QIXIS_QMAP_MASK 0xe0
102#define QIXIS_QMAP_SHIFT 5
103#define QIXIS_LBMAP_MASK 0x1f
104#define QIXIS_LBMAP_SHIFT 5
105#define QIXIS_LBMAP_DFLTBANK 0x00
106#define QIXIS_LBMAP_ALTBANK 0x20
107#define QIXIS_LBMAP_SD 0x00
Ashish Kumar6c8945e2018-01-17 12:16:37 +0530108#define QIXIS_LBMAP_EMMC 0x00
Ashish Kumare84a3242017-08-31 16:12:54 +0530109#define QIXIS_LBMAP_SD_QSPI 0x00
110#define QIXIS_LBMAP_QSPI 0x00
111#define QIXIS_RCW_SRC_SD 0x40
Ashish Kumar6c8945e2018-01-17 12:16:37 +0530112#define QIXIS_RCW_SRC_EMMC 0x41
Ashish Kumare84a3242017-08-31 16:12:54 +0530113#define QIXIS_RCW_SRC_QSPI 0x62
114#define QIXIS_RST_CTL_RESET 0x31
115#define QIXIS_RCFG_CTL_RECONFIG_IDLE 0x20
116#define QIXIS_RCFG_CTL_RECONFIG_START 0x21
117#define QIXIS_RCFG_CTL_WATCHDOG_ENBLE 0x08
118#define QIXIS_RST_FORCE_MEM 0x01
119
120#define CONFIG_SYS_FPGA_CSPR_EXT (0x0)
121#define CONFIG_SYS_FPGA_CSPR (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS_EARLY) \
122 | CSPR_PORT_SIZE_8 \
123 | CSPR_MSEL_GPCM \
124 | CSPR_V)
125#define SYS_FPGA_CSPR_FINAL (CSPR_PHYS_ADDR(QIXIS_BASE_PHYS) \
126 | CSPR_PORT_SIZE_8 \
127 | CSPR_MSEL_GPCM \
128 | CSPR_V)
129
130#define CONFIG_SYS_FPGA_AMASK IFC_AMASK(64*1024)
131#define CONFIG_SYS_FPGA_CSOR CSOR_GPCM_ADM_SHIFT(0)
132/* QIXIS Timing parameters*/
133#define SYS_FPGA_CS_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
134 FTIM0_GPCM_TEADC(0x0e) | \
135 FTIM0_GPCM_TEAHC(0x0e))
136#define SYS_FPGA_CS_FTIM1 (FTIM1_GPCM_TACO(0xff) | \
137 FTIM1_GPCM_TRAD(0x3f))
138#define SYS_FPGA_CS_FTIM2 (FTIM2_GPCM_TCS(0xf) | \
139 FTIM2_GPCM_TCH(0xf) | \
140 FTIM2_GPCM_TWP(0x3E))
141#define SYS_FPGA_CS_FTIM3 0x0
142
Pankit Garg143af3c2018-12-27 04:37:55 +0000143#if defined(CONFIG_TFABOOT) || \
144 defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Ashish Kumare84a3242017-08-31 16:12:54 +0530145#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
146#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
147#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
148#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
149#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
150#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
151#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
152#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
153#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_FPGA_CSPR_EXT
154#define CONFIG_SYS_CSPR2 CONFIG_SYS_FPGA_CSPR
155#define CONFIG_SYS_CSPR2_FINAL SYS_FPGA_CSPR_FINAL
156#define CONFIG_SYS_AMASK2 CONFIG_SYS_FPGA_AMASK
157#define CONFIG_SYS_CSOR2 CONFIG_SYS_FPGA_CSOR
158#define CONFIG_SYS_CS2_FTIM0 SYS_FPGA_CS_FTIM0
159#define CONFIG_SYS_CS2_FTIM1 SYS_FPGA_CS_FTIM1
160#define CONFIG_SYS_CS2_FTIM2 SYS_FPGA_CS_FTIM2
161#define CONFIG_SYS_CS2_FTIM3 SYS_FPGA_CS_FTIM3
162#else
163#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
164#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR_EARLY
165#define CONFIG_SYS_CSPR0_FINAL CONFIG_SYS_NOR0_CSPR
166#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
167#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
168#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
169#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
170#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
171#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
172#endif
173
Ashish Kumare84a3242017-08-31 16:12:54 +0530174#define CONFIG_SYS_LS_MC_BOOT_TIMEOUT_MS 5000
175
Stephen Carlsonb5ee48c2021-02-08 11:11:29 +0100176#define I2C_MUX_CH_VOL_MONITOR 0xA
Rajesh Bhagat23a12cb2018-01-17 16:13:05 +0530177/* Voltage monitor on channel 2*/
178#define I2C_VOL_MONITOR_ADDR 0x63
179#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
180#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
181#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
Rajesh Bhagatef0789b2018-01-17 16:13:09 +0530182#define I2C_SVDD_MONITOR_ADDR 0x4F
183
Rajesh Bhagatef0789b2018-01-17 16:13:09 +0530184/* The lowest and highest voltage allowed for LS1088ARDB */
185#define VDD_MV_MIN 819
186#define VDD_MV_MAX 1212
187
Rajesh Bhagat23a12cb2018-01-17 16:13:05 +0530188#define PWM_CHANNEL0 0x0
189
Ashish Kumare84a3242017-08-31 16:12:54 +0530190/*
191 * I2C bus multiplexer
192 */
193#define I2C_MUX_PCA_ADDR_PRI 0x77
194#define I2C_MUX_PCA_ADDR_SEC 0x76 /* Secondary multiplexer */
195#define I2C_RETIMER_ADDR 0x18
196#define I2C_MUX_CH_DEFAULT 0x8
197#define I2C_MUX_CH5 0xD
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530198
199#ifndef SPL_NO_RTC
Ashish Kumare84a3242017-08-31 16:12:54 +0530200/*
201* RTC configuration
202*/
203#define RTC
Ashish Kumare84a3242017-08-31 16:12:54 +0530204#define CONFIG_SYS_I2C_RTC_ADDR 0x51 /* Channel 3*/
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530205#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530206
207/* EEPROM */
Ashish Kumare84a3242017-08-31 16:12:54 +0530208#define CONFIG_SYS_I2C_EEPROM_NXID
209#define CONFIG_SYS_EEPROM_BUS_NUM 0
Ashish Kumare84a3242017-08-31 16:12:54 +0530210
Ashish Kumare84a3242017-08-31 16:12:54 +0530211#define CONFIG_FSL_MEMAC
212
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530213#ifndef SPL_NO_ENV
Ashish Kumare84a3242017-08-31 16:12:54 +0530214/* Initial environment variables */
Pankit Garg143af3c2018-12-27 04:37:55 +0000215#ifdef CONFIG_TFABOOT
216#define QSPI_MC_INIT_CMD \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530217 "sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
218 "sf read 0x80e00000 0xE00000 0x100000;" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000219 "env exists secureboot && " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000220 "sf read 0x80640000 0x640000 0x40000 && " \
221 "sf read 0x80680000 0x680000 0x40000 && " \
222 "esbc_validate 0x80640000 && " \
223 "esbc_validate 0x80680000 ;" \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530224 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Pankit Garg143af3c2018-12-27 04:37:55 +0000225#define SD_MC_INIT_CMD \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530226 "mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
227 "mmc read 0x80e00000 0x7000 0x800;" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000228 "env exists secureboot && " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000229 "mmc read 0x80640000 0x3200 0x20 && " \
230 "mmc read 0x80680000 0x3400 0x20 && " \
231 "esbc_validate 0x80640000 && " \
232 "esbc_validate 0x80680000 ;" \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530233 "fsl_mc start mc 0x80a00000 0x80e00000\0"
Pankit Garg143af3c2018-12-27 04:37:55 +0000234#else
Ashish Kumare84a3242017-08-31 16:12:54 +0530235#if defined(CONFIG_QSPI_BOOT)
Ashish Kumard9195c62017-11-06 13:19:28 +0530236#define MC_INIT_CMD \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530237 "mcinitcmd=sf probe 0:0;sf read 0x80a00000 0xA00000 0x200000;" \
238 "sf read 0x80e00000 0xE00000 0x100000;" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530239 "env exists secureboot && " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000240 "sf read 0x80640000 0x640000 0x40000 && " \
241 "sf read 0x80680000 0x680000 0x40000 && " \
242 "esbc_validate 0x80640000 && " \
243 "esbc_validate 0x80680000 ;" \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530244 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530245 "mcmemsize=0x70000000\0"
Ashish Kumar099f4092017-11-06 13:18:43 +0530246#elif defined(CONFIG_SD_BOOT)
Ashish Kumard9195c62017-11-06 13:19:28 +0530247#define MC_INIT_CMD \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530248 "mcinitcmd=mmcinfo;mmc read 0x80a00000 0x5000 0x1000;" \
249 "mmc read 0x80e00000 0x7000 0x800;" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530250 "env exists secureboot && " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000251 "mmc read 0x80640000 0x3200 0x20 && " \
252 "mmc read 0x80680000 0x3400 0x20 && " \
253 "esbc_validate 0x80640000 && " \
254 "esbc_validate 0x80680000 ;" \
Priyanka Jain644dc8c2021-07-19 14:53:34 +0530255 "fsl_mc start mc 0x80a00000 0x80e00000\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530256 "mcmemsize=0x70000000\0"
257#endif
Pankit Garg143af3c2018-12-27 04:37:55 +0000258#endif /* CONFIG_TFABOOT */
Ashish Kumard9195c62017-11-06 13:19:28 +0530259
Ashish Kumar099f4092017-11-06 13:18:43 +0530260#undef CONFIG_EXTRA_ENV_SETTINGS
Pankit Garg143af3c2018-12-27 04:37:55 +0000261#ifdef CONFIG_TFABOOT
262#define CONFIG_EXTRA_ENV_SETTINGS \
263 "BOARD=ls1088ardb\0" \
264 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
265 "ramdisk_addr=0x800000\0" \
266 "ramdisk_size=0x2000000\0" \
267 "fdt_high=0xa0000000\0" \
268 "initrd_high=0xffffffffffffffff\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000269 "kernel_addr=0x1000000\0" \
270 "kernel_addr_sd=0x8000\0" \
Priyanka Singh4238e372020-01-22 10:32:34 +0000271 "kernelhdr_addr_sd=0x3000\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000272 "kernel_start=0x580100000\0" \
Priyanka Singh4238e372020-01-22 10:32:34 +0000273 "kernelheader_start=0x580600000\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000274 "scriptaddr=0x80000000\0" \
275 "scripthdraddr=0x80080000\0" \
276 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singh4238e372020-01-22 10:32:34 +0000277 "kernelheader_addr=0x600000\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000278 "kernelheader_addr_r=0x80200000\0" \
279 "kernel_addr_r=0x81000000\0" \
280 "kernelheader_size=0x40000\0" \
281 "fdt_addr_r=0x90000000\0" \
282 "load_addr=0xa0000000\0" \
283 "kernel_size=0x2800000\0" \
284 "kernel_size_sd=0x14000\0" \
Udit Agarwald749bf92019-11-20 08:49:06 +0000285 "kernelhdr_size_sd=0x20\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000286 QSPI_MC_INIT_CMD \
287 "mcmemsize=0x70000000\0" \
288 BOOTENV \
289 "boot_scripts=ls1088ardb_boot.scr\0" \
290 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
291 "scan_dev_for_boot_part=" \
292 "part list ${devtype} ${devnum} devplist; " \
293 "env exists devplist || setenv devplist 1; " \
294 "for distro_bootpart in ${devplist}; do " \
295 "if fstype ${devtype} " \
296 "${devnum}:${distro_bootpart} " \
297 "bootfstype; then " \
298 "run scan_dev_for_boot; " \
299 "fi; " \
300 "done\0" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000301 "boot_a_script=" \
302 "load ${devtype} ${devnum}:${distro_bootpart} " \
303 "${scriptaddr} ${prefix}${script}; " \
304 "env exists secureboot && load ${devtype} " \
305 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai78c58082019-04-23 05:52:17 +0000306 "${scripthdraddr} ${prefix}${boot_script_hdr}; "\
307 "env exists secureboot " \
Pankit Garg143af3c2018-12-27 04:37:55 +0000308 "&& esbc_validate ${scripthdraddr};" \
309 "source ${scriptaddr}\0" \
310 "installer=load mmc 0:2 $load_addr " \
311 "/flex_installer_arm64.itb; " \
312 "env exists mcinitcmd && run mcinitcmd && " \
313 "mmc read 0x80001000 0x6800 0x800;" \
314 "fsl_mc lazyapply dpl 0x80001000;" \
315 "bootm $load_addr#ls1088ardb\0" \
316 "qspi_bootcmd=echo Trying load from qspi..;" \
317 "sf probe && sf read $load_addr " \
318 "$kernel_addr $kernel_size ; env exists secureboot " \
319 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
320 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
321 "bootm $load_addr#$BOARD\0" \
322 "sd_bootcmd=echo Trying load from sd card..;" \
323 "mmcinfo; mmc read $load_addr " \
324 "$kernel_addr_sd $kernel_size_sd ;" \
325 "env exists secureboot && mmc read $kernelheader_addr_r "\
326 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
327 " && esbc_validate ${kernelheader_addr_r};" \
328 "bootm $load_addr#$BOARD\0"
329#else
Ashish Kumar099f4092017-11-06 13:18:43 +0530330#define CONFIG_EXTRA_ENV_SETTINGS \
Ashish Kumard9195c62017-11-06 13:19:28 +0530331 "BOARD=ls1088ardb\0" \
Ashish Kumar099f4092017-11-06 13:18:43 +0530332 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Ashish Kumar099f4092017-11-06 13:18:43 +0530333 "ramdisk_addr=0x800000\0" \
334 "ramdisk_size=0x2000000\0" \
335 "fdt_high=0xa0000000\0" \
336 "initrd_high=0xffffffffffffffff\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530337 "kernel_addr=0x1000000\0" \
338 "kernel_addr_sd=0x8000\0" \
Priyanka Singh4238e372020-01-22 10:32:34 +0000339 "kernelhdr_addr_sd=0x3000\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530340 "kernel_start=0x580100000\0" \
341 "kernelheader_start=0x580800000\0" \
342 "scriptaddr=0x80000000\0" \
343 "scripthdraddr=0x80080000\0" \
344 "fdtheader_addr_r=0x80100000\0" \
Priyanka Singh4238e372020-01-22 10:32:34 +0000345 "kernelheader_addr=0x600000\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530346 "kernelheader_addr_r=0x80200000\0" \
347 "kernel_addr_r=0x81000000\0" \
348 "kernelheader_size=0x40000\0" \
349 "fdt_addr_r=0x90000000\0" \
350 "load_addr=0xa0000000\0" \
351 "kernel_size=0x2800000\0" \
352 "kernel_size_sd=0x14000\0" \
Udit Agarwald749bf92019-11-20 08:49:06 +0000353 "kernelhdr_size_sd=0x20\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530354 MC_INIT_CMD \
355 BOOTENV \
356 "boot_scripts=ls1088ardb_boot.scr\0" \
357 "boot_script_hdr=hdr_ls1088ardb_bs.out\0" \
358 "scan_dev_for_boot_part=" \
359 "part list ${devtype} ${devnum} devplist; " \
360 "env exists devplist || setenv devplist 1; " \
361 "for distro_bootpart in ${devplist}; do " \
362 "if fstype ${devtype} " \
363 "${devnum}:${distro_bootpart} " \
364 "bootfstype; then " \
365 "run scan_dev_for_boot; " \
366 "fi; " \
367 "done\0" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530368 "boot_a_script=" \
369 "load ${devtype} ${devnum}:${distro_bootpart} " \
370 "${scriptaddr} ${prefix}${script}; " \
371 "env exists secureboot && load ${devtype} " \
372 "${devnum}:${distro_bootpart} " \
373 "${scripthdraddr} ${prefix}${boot_script_hdr} " \
374 "&& esbc_validate ${scripthdraddr};" \
375 "source ${scriptaddr}\0" \
376 "installer=load mmc 0:2 $load_addr " \
377 "/flex_installer_arm64.itb; " \
378 "env exists mcinitcmd && run mcinitcmd && " \
Jagdish Gediyaf4ef4762018-06-05 09:04:05 +0530379 "mmc read 0x80001000 0x6800 0x800;" \
380 "fsl_mc lazyapply dpl 0x80001000;" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530381 "bootm $load_addr#ls1088ardb\0" \
382 "qspi_bootcmd=echo Trying load from qspi..;" \
383 "sf probe && sf read $load_addr " \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530384 "$kernel_addr $kernel_size ; env exists secureboot " \
385 "&& sf read $kernelheader_addr_r $kernelheader_addr " \
386 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; "\
Ashish Kumard9195c62017-11-06 13:19:28 +0530387 "bootm $load_addr#$BOARD\0" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530388 "sd_bootcmd=echo Trying load from sd card..;" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530389 "mmcinfo; mmc read $load_addr " \
390 "$kernel_addr_sd $kernel_size_sd ;" \
Udit Agarwal30c41d22017-11-22 09:01:26 +0530391 "env exists secureboot && mmc read $kernelheader_addr_r "\
392 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
393 " && esbc_validate ${kernelheader_addr_r};" \
Ashish Kumard9195c62017-11-06 13:19:28 +0530394 "bootm $load_addr#$BOARD\0"
Pankit Garg143af3c2018-12-27 04:37:55 +0000395#endif /* CONFIG_TFABOOT */
Ashish Kumare84a3242017-08-31 16:12:54 +0530396
Pankit Garg143af3c2018-12-27 04:37:55 +0000397#ifdef CONFIG_TFABOOT
398#define QSPI_NOR_BOOTCOMMAND \
Udit Agarwald749bf92019-11-20 08:49:06 +0000399 "sf read 0x80001000 0xd00000 0x100000;" \
Pankit Garg143af3c2018-12-27 04:37:55 +0000400 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000401 " && sf read 0x806C0000 0x6C0000 0x100000 " \
402 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Garg143af3c2018-12-27 04:37:55 +0000403 "&& fsl_mc lazyapply dpl 0x80001000;" \
404 "run distro_bootcmd;run qspi_bootcmd;" \
405 "env exists secureboot && esbc_halt;"
406#define SD_BOOTCOMMAND \
407 "env exists mcinitcmd && mmcinfo; " \
408 "mmc read 0x80001000 0x6800 0x800; " \
409 "env exists mcinitcmd && env exists secureboot " \
Priyanka Singh4238e372020-01-22 10:32:34 +0000410 " && mmc read 0x806C0000 0x3600 0x20 " \
411 "&& esbc_validate 0x806C0000;env exists mcinitcmd " \
Pankit Garg143af3c2018-12-27 04:37:55 +0000412 "&& fsl_mc lazyapply dpl 0x80001000;" \
413 "run distro_bootcmd;run sd_bootcmd;" \
414 "env exists secureboot && esbc_halt;"
415#else
Ashish Kumard9195c62017-11-06 13:19:28 +0530416#if defined(CONFIG_QSPI_BOOT)
417/* Try to boot an on-QSPI kernel first, then do normal distro boot */
Udit Agarwal30c41d22017-11-22 09:01:26 +0530418
Ashish Kumard9195c62017-11-06 13:19:28 +0530419/* Try to boot an on-SD kernel first, then do normal distro boot */
Ashish Kumare84a3242017-08-31 16:12:54 +0530420#endif
Pankit Garg143af3c2018-12-27 04:37:55 +0000421#endif /* CONFIG_TFABOOT */
Ashish Kumare84a3242017-08-31 16:12:54 +0530422
423/* MAC/PHY configuration */
424#ifdef CONFIG_FSL_MC_ENET
Ashish Kumare84a3242017-08-31 16:12:54 +0530425#define AQ_PHY_ADDR1 0x00
426#define AQR105_IRQ_MASK 0x00000004
427
428#define QSGMII1_PORT1_PHY_ADDR 0x0c
429#define QSGMII1_PORT2_PHY_ADDR 0x0d
430#define QSGMII1_PORT3_PHY_ADDR 0x0e
431#define QSGMII1_PORT4_PHY_ADDR 0x0f
432#define QSGMII2_PORT1_PHY_ADDR 0x1c
433#define QSGMII2_PORT2_PHY_ADDR 0x1d
434#define QSGMII2_PORT3_PHY_ADDR 0x1e
435#define QSGMII2_PORT4_PHY_ADDR 0x1f
Ashish Kumare84a3242017-08-31 16:12:54 +0530436#endif
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530437#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530438
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530439#ifndef SPL_NO_ENV
Ashish Kumare84a3242017-08-31 16:12:54 +0530440
441#define BOOT_TARGET_DEVICES(func) \
Ashish Kumare84a3242017-08-31 16:12:54 +0530442 func(MMC, mmc, 0) \
Era Tiwarie08bcc02020-05-15 12:48:39 +0530443 func(USB, usb, 0) \
Mian Yousaf Kaukab080c9512019-01-29 16:38:32 +0100444 func(SCSI, scsi, 0) \
445 func(DHCP, dhcp, na)
Ashish Kumare84a3242017-08-31 16:12:54 +0530446#include <config_distro_bootcmd.h>
Sumit Garg10e7eaf2018-01-06 09:04:24 +0530447#endif
Ashish Kumare84a3242017-08-31 16:12:54 +0530448
449#include <asm/fsl_secure_boot.h>
450
451#endif /* __LS1088A_RDB_H */