blob: 57d8d171a7db79f25b18976532084358c6ee9839 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Chunhe Lan0b2e13d2014-04-14 18:42:06 +08004 */
5
6/*
7 * T4240 RDB board configuration file
8 */
9#ifndef __CONFIG_H
10#define __CONFIG_H
11
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080012#define CONFIG_FSL_SATA_V2
13#define CONFIG_PCIE4
14
15#define CONFIG_ICS307_REFCLK_HZ 25000000 /* ICS307 ref clk freq */
16
17#ifdef CONFIG_RAMBOOT_PBL
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080018#define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t4rdb/t4_pbi.cfg
Chunhe Lan373762c2015-03-20 17:08:54 +080019#ifndef CONFIG_SDCARD
20#define CONFIG_RAMBOOT_TEXT_BASE CONFIG_SYS_TEXT_BASE
21#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
22#else
Chunhe Lan373762c2015-03-20 17:08:54 +080023#define CONFIG_SPL_FLUSH_IMAGE
Chunhe Lan373762c2015-03-20 17:08:54 +080024#define CONFIG_SPL_PAD_TO 0x40000
25#define CONFIG_SPL_MAX_SIZE 0x28000
26#define RESET_VECTOR_OFFSET 0x27FFC
27#define BOOT_PAGE_OFFSET 0x27000
28
29#ifdef CONFIG_SDCARD
30#define CONFIG_RESET_VECTOR_ADDRESS 0x200FFC
Chunhe Lan373762c2015-03-20 17:08:54 +080031#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
32#define CONFIG_SYS_MMC_U_BOOT_DST 0x00200000
33#define CONFIG_SYS_MMC_U_BOOT_START 0x00200000
34#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
35#ifndef CONFIG_SPL_BUILD
36#define CONFIG_SYS_MPC85XX_NO_RESETVEC
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080037#endif
Zhao Qiangec90ac72016-09-08 12:55:32 +080038#define CONFIG_SYS_FSL_PBL_RCW $(SRCTREE)/board/freescale/t4rdb/t4_sd_rcw.cfg
Chunhe Lan373762c2015-03-20 17:08:54 +080039#endif
40
41#ifdef CONFIG_SPL_BUILD
42#define CONFIG_SPL_SKIP_RELOCATE
43#define CONFIG_SPL_COMMON_INIT_DDR
44#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Chunhe Lan373762c2015-03-20 17:08:54 +080045#endif
46
47#endif
48#endif /* CONFIG_RAMBOOT_PBL */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080049
50#define CONFIG_DDR_ECC
51
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080052/* High Level Configuration Options */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080053#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080054
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080055#ifndef CONFIG_RESET_VECTOR_ADDRESS
56#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
57#endif
58
59#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080060#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -040061#define CONFIG_PCIE1 /* PCIE controller 1 */
62#define CONFIG_PCIE2 /* PCIE controller 2 */
63#define CONFIG_PCIE3 /* PCIE controller 3 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080064#define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
65
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080066#define CONFIG_ENV_OVERWRITE
67
68/*
69 * These can be toggled for performance analysis, otherwise use default.
70 */
71#define CONFIG_SYS_CACHE_STASHING
72#define CONFIG_BTB /* toggle branch predition */
73#ifdef CONFIG_DDR_ECC
74#define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
75#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
76#endif
77
78#define CONFIG_ENABLE_36BIT_PHYS
79
80#define CONFIG_ADDR_MAP
81#define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
82
83#define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
84#define CONFIG_SYS_MEMTEST_END 0x00400000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080085
86/*
87 * Config the L3 Cache as L3 SRAM
88 */
Chunhe Lan373762c2015-03-20 17:08:54 +080089#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
90#define CONFIG_SYS_L3_SIZE (512 << 10)
91#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
92#ifdef CONFIG_RAMBOOT_PBL
93#define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
94#endif
95#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
96#define CONFIG_SPL_RELOC_MALLOC_SIZE (50 << 10)
97#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +080098
99#define CONFIG_SYS_DCSRBAR 0xf0000000
100#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
101
102/*
103 * DDR Setup
104 */
105#define CONFIG_VERY_BIG_RAM
106#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
107#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
108
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800109#define CONFIG_DIMM_SLOTS_PER_CTLR 1
110#define CONFIG_CHIP_SELECTS_PER_CTRL 4
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800111
112#define CONFIG_DDR_SPD
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800113
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800114/*
115 * IFC Definitions
116 */
117#define CONFIG_SYS_FLASH_BASE 0xe0000000
118#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
119
Chunhe Lan373762c2015-03-20 17:08:54 +0800120#ifdef CONFIG_SPL_BUILD
121#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
122#else
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800123#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
Chunhe Lan373762c2015-03-20 17:08:54 +0800124#endif
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800125
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800126#define CONFIG_HWCONFIG
127
128/* define to use L1 as initial stack */
129#define CONFIG_L1_INIT_RAM
130#define CONFIG_SYS_INIT_RAM_LOCK
131#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
132#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700133#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800134/* The assembler doesn't like typecast */
135#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
136 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
137 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
138#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
139
140#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
141 GENERATED_GBL_DATA_SIZE)
142#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
143
Chunhe Lan373762c2015-03-20 17:08:54 +0800144#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800145#define CONFIG_SYS_MALLOC_LEN (4 * 1024 * 1024)
146
147/* Serial Port - controlled on board with jumper J8
148 * open - index 2
149 * shorted - index 1
150 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800151#define CONFIG_SYS_NS16550_SERIAL
152#define CONFIG_SYS_NS16550_REG_SIZE 1
153#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
154
155#define CONFIG_SYS_BAUDRATE_TABLE \
156 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
157
158#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
159#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
160#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
161#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
162
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800163/* I2C */
164#define CONFIG_SYS_I2C
165#define CONFIG_SYS_I2C_FSL
166#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
167#define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
168#define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
169#define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
170
171/*
172 * General PCI
173 * Memory space is mapped 1-1, but I/O space must start from 0.
174 */
175
176/* controller 1, direct to uli, tgtid 3, Base address 20000 */
177#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800178#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800179#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800180#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800181
182/* controller 2, Slot 2, tgtid 2, Base address 201000 */
183#define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800184#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800185#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800186#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800187
188/* controller 3, Slot 1, tgtid 1, Base address 202000 */
189#define CONFIG_SYS_PCIE3_MEM_VIRT 0xc0000000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800190#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc40000000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800191#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800192#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800193
194/* controller 4, Base address 203000 */
195#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
196#define CONFIG_SYS_PCIE4_MEM_PHYS 0xc60000000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800197#define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800198
199#ifdef CONFIG_PCI
Hou Zhiqiang75a91372019-08-27 11:03:13 +0000200#if !defined(CONFIG_DM_PCI)
201#define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
202#define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
203#define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
204#define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
205#define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
206#define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
207#define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
208#define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
209#define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
210#define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
211#define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
212#define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
213#define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
214#define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
215#define CONFIG_SYS_PCIE4_MEM_SIZE 0x20000000 /* 512M */
216#define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
217#define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800218#define CONFIG_PCI_INDIRECT_BRIDGE
Hou Zhiqiang75a91372019-08-27 11:03:13 +0000219#endif
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800220
221#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800222#endif /* CONFIG_PCI */
223
224/* SATA */
225#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800226#define CONFIG_SYS_SATA_MAX_DEVICE 2
227#define CONFIG_SATA1
228#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
229#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
230#define CONFIG_SATA2
231#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
232#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
233
234#define CONFIG_LBA48
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800235#endif
236
237#ifdef CONFIG_FMAN_ENET
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800238#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800239#endif
240
241/*
242 * Environment
243 */
244#define CONFIG_LOADS_ECHO /* echo on for serial download */
245#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
246
247/*
248 * Command line configuration.
249 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800250
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800251/*
252 * Miscellaneous configurable options
253 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800254#define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800255
256/*
257 * For booting Linux, the board info and command line data
258 * have to be in the first 64 MB of memory, since this is
259 * the maximum mapped by the Linux kernel during initialization.
260 */
261#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
262#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
263
264#ifdef CONFIG_CMD_KGDB
265#define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
266#endif
267
268/*
269 * Environment Configuration
270 */
271#define CONFIG_ROOTPATH "/opt/nfsroot"
272#define CONFIG_BOOTFILE "uImage"
273#define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
274
275/* default location for tftp and bootm */
276#define CONFIG_LOADADDR 1000000
277
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800278#define CONFIG_HVBOOT \
279 "setenv bootargs config-addr=0x60000000; " \
280 "bootm 0x01000000 - 0x00f00000"
281
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800282#if defined(CONFIG_SPIFLASH)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800283#define CONFIG_ENV_SIZE 0x2000 /* 8KB */
284#define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
285#define CONFIG_ENV_SECT_SIZE 0x10000
286#elif defined(CONFIG_SDCARD)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800287#define CONFIG_SYS_MMC_ENV_DEV 0
288#define CONFIG_ENV_SIZE 0x2000
Chunhe Lan373762c2015-03-20 17:08:54 +0800289#define CONFIG_ENV_OFFSET (512 * 0x800)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800290#elif defined(CONFIG_NAND)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800291#define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
292#define CONFIG_ENV_OFFSET (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
293#elif defined(CONFIG_ENV_IS_NOWHERE)
294#define CONFIG_ENV_SIZE 0x2000
295#else
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800296#define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
297#define CONFIG_ENV_SIZE 0x2000
298#define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
299#endif
300
301#define CONFIG_SYS_CLK_FREQ 66666666
302#define CONFIG_DDR_CLK_FREQ 133333333
303
304#ifndef __ASSEMBLY__
305unsigned long get_board_sys_clk(void);
306unsigned long get_board_ddr_clk(void);
307#endif
308
309/*
310 * DDR Setup
311 */
312#define CONFIG_SYS_SPD_BUS_NUM 0
313#define SPD_EEPROM_ADDRESS1 0x52
314#define SPD_EEPROM_ADDRESS2 0x54
315#define SPD_EEPROM_ADDRESS3 0x56
316#define SPD_EEPROM_ADDRESS SPD_EEPROM_ADDRESS1 /* for p3041/p5010 */
317#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
318
319/*
320 * IFC Definitions
321 */
322#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
323#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS \
324 + 0x8000000) | \
325 CSPR_PORT_SIZE_16 | \
326 CSPR_MSEL_NOR | \
327 CSPR_V)
328#define CONFIG_SYS_NOR1_CSPR_EXT (0xf)
329#define CONFIG_SYS_NOR1_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
330 CSPR_PORT_SIZE_16 | \
331 CSPR_MSEL_NOR | \
332 CSPR_V)
333#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
334/* NOR Flash Timing Params */
335#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
336
337#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
338 FTIM0_NOR_TEADC(0x5) | \
339 FTIM0_NOR_TEAHC(0x5))
340#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
341 FTIM1_NOR_TRAD_NOR(0x1A) |\
342 FTIM1_NOR_TSEQRAD_NOR(0x13))
343#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
344 FTIM2_NOR_TCH(0x4) | \
345 FTIM2_NOR_TWPH(0x0E) | \
346 FTIM2_NOR_TWP(0x1c))
347#define CONFIG_SYS_NOR_FTIM3 0x0
348
349#define CONFIG_SYS_FLASH_QUIET_TEST
350#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
351
352#define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
353#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
354#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
355#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
356
357#define CONFIG_SYS_FLASH_EMPTY_INFO
358#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS \
359 + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
360
361/* NAND Flash on IFC */
362#define CONFIG_NAND_FSL_IFC
363#define CONFIG_SYS_NAND_MAX_ECCPOS 256
364#define CONFIG_SYS_NAND_MAX_OOBFREE 2
365#define CONFIG_SYS_NAND_BASE 0xff800000
366#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
367
368#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
369#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
370 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
371 | CSPR_MSEL_NAND /* MSEL = NAND */ \
372 | CSPR_V)
373#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
374
375#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
376 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
377 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
378 | CSOR_NAND_RAL_3 /* RAL = 2Byes */ \
379 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
380 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
381 | CSOR_NAND_PB(128)) /*Page Per Block = 128*/
382
383#define CONFIG_SYS_NAND_ONFI_DETECTION
384
385/* ONFI NAND Flash mode0 Timing Params */
386#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
387 FTIM0_NAND_TWP(0x18) | \
388 FTIM0_NAND_TWCHT(0x07) | \
389 FTIM0_NAND_TWH(0x0a))
390#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
391 FTIM1_NAND_TWBE(0x39) | \
392 FTIM1_NAND_TRR(0x0e) | \
393 FTIM1_NAND_TRP(0x18))
394#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
395 FTIM2_NAND_TREH(0x0a) | \
396 FTIM2_NAND_TWHRE(0x1e))
397#define CONFIG_SYS_NAND_FTIM3 0x0
398
399#define CONFIG_SYS_NAND_DDR_LAW 11
400#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
401#define CONFIG_SYS_MAX_NAND_DEVICE 1
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800402
403#define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
404
405#if defined(CONFIG_NAND)
406#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
407#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
408#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
409#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
410#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
411#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
412#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
413#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
414#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR0_CSPR_EXT
415#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR0_CSPR
416#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
417#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
418#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
419#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
420#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
421#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
422#else
423#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
424#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
425#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
426#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
427#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
428#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
429#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
430#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
431#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
432#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
433#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
434#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
435#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
436#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
437#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
438#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
439#endif
440#define CONFIG_SYS_CSPR2_EXT CONFIG_SYS_NOR1_CSPR_EXT
441#define CONFIG_SYS_CSPR2 CONFIG_SYS_NOR1_CSPR
442#define CONFIG_SYS_AMASK2 CONFIG_SYS_NOR_AMASK
443#define CONFIG_SYS_CSOR2 CONFIG_SYS_NOR_CSOR
444#define CONFIG_SYS_CS2_FTIM0 CONFIG_SYS_NOR_FTIM0
445#define CONFIG_SYS_CS2_FTIM1 CONFIG_SYS_NOR_FTIM1
446#define CONFIG_SYS_CS2_FTIM2 CONFIG_SYS_NOR_FTIM2
447#define CONFIG_SYS_CS2_FTIM3 CONFIG_SYS_NOR_FTIM3
448
Chunhe Lanab06b232014-09-12 14:47:09 +0800449/* CPLD on IFC */
450#define CONFIG_SYS_CPLD_BASE 0xffdf0000
451#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
452#define CONFIG_SYS_CSPR3_EXT (0xf)
453#define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
454 | CSPR_PORT_SIZE_8 \
455 | CSPR_MSEL_GPCM \
456 | CSPR_V)
457
Rajesh Bhagat088d52c2018-11-05 18:01:19 +0000458#define CONFIG_SYS_AMASK3 IFC_AMASK(64 * 1024)
Chunhe Lanab06b232014-09-12 14:47:09 +0800459#define CONFIG_SYS_CSOR3 0x0
460
461/* CPLD Timing parameters for IFC CS3 */
462#define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
463 FTIM0_GPCM_TEADC(0x0e) | \
464 FTIM0_GPCM_TEAHC(0x0e))
465#define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
466 FTIM1_GPCM_TRAD(0x1f))
467#define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
Chunhe Lan1b5c2b52014-10-20 16:03:15 +0800468 FTIM2_GPCM_TCH(0x8) | \
Chunhe Lanab06b232014-09-12 14:47:09 +0800469 FTIM2_GPCM_TWP(0x1f))
470#define CONFIG_SYS_CS3_FTIM3 0x0
471
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800472#if defined(CONFIG_RAMBOOT_PBL)
473#define CONFIG_SYS_RAMBOOT
474#endif
475
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800476/* I2C */
477#define CONFIG_SYS_FSL_I2C_SPEED 100000 /* I2C speed */
478#define CONFIG_SYS_FSL_I2C2_SPEED 100000 /* I2C2 speed */
479#define I2C_MUX_PCA_ADDR_PRI 0x77 /* I2C bus multiplexer,primary */
480#define I2C_MUX_PCA_ADDR_SEC 0x76 /* I2C bus multiplexer,secondary */
481
482#define I2C_MUX_CH_DEFAULT 0x8
483#define I2C_MUX_CH_VOL_MONITOR 0xa
484#define I2C_MUX_CH_VSC3316_FS 0xc
485#define I2C_MUX_CH_VSC3316_BS 0xd
486
487/* Voltage monitor on channel 2*/
488#define I2C_VOL_MONITOR_ADDR 0x40
489#define I2C_VOL_MONITOR_BUS_V_OFFSET 0x2
490#define I2C_VOL_MONITOR_BUS_V_OVF 0x1
491#define I2C_VOL_MONITOR_BUS_V_SHIFT 3
492
Ying Zhang2f66a822016-01-22 12:15:13 +0800493#define CONFIG_VID_FLS_ENV "t4240rdb_vdd_mv"
494#ifndef CONFIG_SPL_BUILD
495#define CONFIG_VID
496#endif
497#define CONFIG_VOL_MONITOR_IR36021_SET
498#define CONFIG_VOL_MONITOR_IR36021_READ
499/* The lowest and highest voltage allowed for T4240RDB */
500#define VDD_MV_MIN 819
501#define VDD_MV_MAX 1212
502
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800503/*
504 * eSPI - Enhanced SPI
505 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800506
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800507/* Qman/Bman */
508#ifndef CONFIG_NOBQFMAN
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800509#define CONFIG_SYS_BMAN_NUM_PORTALS 50
510#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
511#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
512#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500513#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
514#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
515#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
516#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
517#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
518 CONFIG_SYS_BMAN_CENA_SIZE)
519#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
520#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800521#define CONFIG_SYS_QMAN_NUM_PORTALS 50
522#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
523#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
524#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500525#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
526#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
527#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
528#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
529#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
530 CONFIG_SYS_QMAN_CENA_SIZE)
531#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
532#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800533
534#define CONFIG_SYS_DPAA_FMAN
535#define CONFIG_SYS_DPAA_PME
536#define CONFIG_SYS_PMAN
537#define CONFIG_SYS_DPAA_DCE
538#define CONFIG_SYS_DPAA_RMAN
539#define CONFIG_SYS_INTERLAKEN
540
541/* Default address of microcode for the Linux Fman driver */
542#if defined(CONFIG_SPIFLASH)
543/*
544 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
545 * env, so we got 0x110000.
546 */
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800547#define CONFIG_SYS_FMAN_FW_ADDR 0x110000
548#elif defined(CONFIG_SDCARD)
549/*
550 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
Chunhe Lan373762c2015-03-20 17:08:54 +0800551 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
552 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800553 */
Chunhe Lan373762c2015-03-20 17:08:54 +0800554#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800555#elif defined(CONFIG_NAND)
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800556#define CONFIG_SYS_FMAN_FW_ADDR (8 * CONFIG_SYS_NAND_BLOCK_SIZE)
557#else
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800558#define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
559#endif
560#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
561#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
562#endif /* CONFIG_NOBQFMAN */
563
564#ifdef CONFIG_SYS_DPAA_FMAN
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800565#define CONFIG_PHYLIB_10G
566#define CONFIG_PHY_VITESSE
567#define CONFIG_PHY_CORTINA
Chunhe Lana8efe792015-03-24 15:10:41 +0800568#define CONFIG_SYS_CORTINA_FW_IN_NOR
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800569#define CONFIG_CORTINA_FW_ADDR 0xefe00000
570#define CONFIG_CORTINA_FW_LENGTH 0x40000
571#define CONFIG_PHY_TERANETICS
572#define SGMII_PHY_ADDR1 0x0
573#define SGMII_PHY_ADDR2 0x1
574#define SGMII_PHY_ADDR3 0x2
575#define SGMII_PHY_ADDR4 0x3
576#define SGMII_PHY_ADDR5 0x4
577#define SGMII_PHY_ADDR6 0x5
578#define SGMII_PHY_ADDR7 0x6
579#define SGMII_PHY_ADDR8 0x7
580#define FM1_10GEC1_PHY_ADDR 0x10
581#define FM1_10GEC2_PHY_ADDR 0x11
582#define FM2_10GEC1_PHY_ADDR 0x12
583#define FM2_10GEC2_PHY_ADDR 0x13
584#define CORTINA_PHY_ADDR1 FM1_10GEC1_PHY_ADDR
585#define CORTINA_PHY_ADDR2 FM1_10GEC2_PHY_ADDR
586#define CORTINA_PHY_ADDR3 FM2_10GEC1_PHY_ADDR
587#define CORTINA_PHY_ADDR4 FM2_10GEC2_PHY_ADDR
588#endif
589
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800590/* SATA */
591#ifdef CONFIG_FSL_SATA_V2
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800592#define CONFIG_SYS_SATA_MAX_DEVICE 2
593#define CONFIG_SATA1
594#define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
595#define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
596#define CONFIG_SATA2
597#define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
598#define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
599
600#define CONFIG_LBA48
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800601#endif
602
603#ifdef CONFIG_FMAN_ENET
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800604#define CONFIG_ETHPRIME "FM1@DTSEC1"
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800605#endif
606
607/*
608* USB
609*/
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800610#define CONFIG_USB_EHCI_FSL
611#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800612#define CONFIG_HAS_FSL_DR_USB
613
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800614#ifdef CONFIG_MMC
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800615#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
616#define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
Xiaobo Xie929dfdc2014-11-18 09:12:24 +0800617#define CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800618#endif
619
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800620
621#define __USB_PHY_TYPE utmi
622
623/*
624 * T4240 has 3 DDR controllers. Default to 3-way interleaving. It can be
625 * 3way_1KB, 3way_4KB, 3way_8KB. T4160 has 2 DDR controllers. Default to 2-way
626 * interleaving. It can be cacheline, page, bank, superbank.
627 * See doc/README.fsl-ddr for details.
628 */
York Sun26bc57d2016-11-21 13:35:41 -0800629#ifdef CONFIG_ARCH_T4240
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800630#define CTRL_INTLV_PREFERED 3way_4KB
Chunhe Lan1a344452014-05-07 10:56:18 +0800631#else
632#define CTRL_INTLV_PREFERED cacheline
633#endif
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800634
635#define CONFIG_EXTRA_ENV_SETTINGS \
636 "hwconfig=fsl_ddr:" \
637 "ctlr_intlv=" __stringify(CTRL_INTLV_PREFERED) "," \
638 "bank_intlv=auto;" \
639 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
640 "netdev=eth0\0" \
641 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
642 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
643 "tftpflash=tftpboot $loadaddr $uboot && " \
644 "protect off $ubootaddr +$filesize && " \
645 "erase $ubootaddr +$filesize && " \
646 "cp.b $loadaddr $ubootaddr $filesize && " \
647 "protect on $ubootaddr +$filesize && " \
648 "cmp.b $loadaddr $ubootaddr $filesize\0" \
649 "consoledev=ttyS0\0" \
650 "ramdiskaddr=2000000\0" \
651 "ramdiskfile=t4240rdb/ramdisk.uboot\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500652 "fdtaddr=1e00000\0" \
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800653 "fdtfile=t4240rdb/t4240rdb.dtb\0" \
654 "bdev=sda3\0"
655
656#define CONFIG_HVBOOT \
657 "setenv bootargs config-addr=0x60000000; " \
658 "bootm 0x01000000 - 0x00f00000"
659
660#define CONFIG_LINUX \
661 "setenv bootargs root=/dev/ram rw " \
662 "console=$consoledev,$baudrate $othbootargs;" \
663 "setenv ramdiskaddr 0x02000000;" \
664 "setenv fdtaddr 0x00c00000;" \
665 "setenv loadaddr 0x1000000;" \
666 "bootm $loadaddr $ramdiskaddr $fdtaddr"
667
668#define CONFIG_HDBOOT \
669 "setenv bootargs root=/dev/$bdev rw " \
670 "console=$consoledev,$baudrate $othbootargs;" \
671 "tftp $loadaddr $bootfile;" \
672 "tftp $fdtaddr $fdtfile;" \
673 "bootm $loadaddr - $fdtaddr"
674
675#define CONFIG_NFSBOOTCOMMAND \
676 "setenv bootargs root=/dev/nfs rw " \
677 "nfsroot=$serverip:$rootpath " \
678 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
679 "console=$consoledev,$baudrate $othbootargs;" \
680 "tftp $loadaddr $bootfile;" \
681 "tftp $fdtaddr $fdtfile;" \
682 "bootm $loadaddr - $fdtaddr"
683
684#define CONFIG_RAMBOOTCOMMAND \
685 "setenv bootargs root=/dev/ram rw " \
686 "console=$consoledev,$baudrate $othbootargs;" \
687 "tftp $ramdiskaddr $ramdiskfile;" \
688 "tftp $loadaddr $bootfile;" \
689 "tftp $fdtaddr $fdtfile;" \
690 "bootm $loadaddr $ramdiskaddr $fdtaddr"
691
692#define CONFIG_BOOTCOMMAND CONFIG_LINUX
693
694#include <asm/fsl_secure_boot.h>
695
Chunhe Lan0b2e13d2014-04-14 18:42:06 +0800696#endif /* __CONFIG_H */