blob: a7c47c79b35e71d2622ebb3bb2681777047e7e6d [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Shengzhou Liu48c6f322014-11-24 17:11:56 +08002/*
3 * Copyright 2014 Freescale Semiconductor, Inc.
Rajesh Bhagata97a0712021-11-09 16:30:38 +05304 * Copyright 2020-2021 NXP
Shengzhou Liu48c6f322014-11-24 17:11:56 +08005 */
6
7/*
8 * T1024/T1023 RDB board configuration file
9 */
10
11#ifndef __T1024RDB_H
12#define __T1024RDB_H
13
Simon Glass1af3c7f2020-05-10 11:40:09 -060014#include <linux/stringify.h>
15
Shengzhou Liu48c6f322014-11-24 17:11:56 +080016/* High Level Configuration Options */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080017#define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
Shengzhou Liu48c6f322014-11-24 17:11:56 +080018#define CONFIG_ENABLE_36BIT_PHYS
19
Shengzhou Liu48c6f322014-11-24 17:11:56 +080020#define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
York Sun51370d52016-12-28 08:43:45 -080021#define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
Shengzhou Liu48c6f322014-11-24 17:11:56 +080022
Shengzhou Liu48c6f322014-11-24 17:11:56 +080023/* support deep sleep */
York Sune5d5f5a2016-11-18 13:01:34 -080024#ifdef CONFIG_ARCH_T1024
Shengzhou Liu48c6f322014-11-24 17:11:56 +080025#define CONFIG_DEEP_SLEEP
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +080026#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080027
28#ifdef CONFIG_RAMBOOT_PBL
Shengzhou Liu48c6f322014-11-24 17:11:56 +080029#define CONFIG_SPL_FLUSH_IMAGE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080030#define CONFIG_SPL_PAD_TO 0x40000
31#define CONFIG_SPL_MAX_SIZE 0x28000
32#define RESET_VECTOR_OFFSET 0x27FFC
33#define BOOT_PAGE_OFFSET 0x27000
34#ifdef CONFIG_SPL_BUILD
35#define CONFIG_SPL_SKIP_RELOCATE
36#define CONFIG_SPL_COMMON_INIT_DDR
37#define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
Shengzhou Liu48c6f322014-11-24 17:11:56 +080038#endif
39
Miquel Raynal88718be2019-10-03 19:50:03 +020040#ifdef CONFIG_MTD_RAW_NAND
Shengzhou Liu48c6f322014-11-24 17:11:56 +080041#define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080042#define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
43#define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +080044#endif
45
46#ifdef CONFIG_SPIFLASH
tang yuantianf49b8c12014-12-17 15:42:54 +080047#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080048#define CONFIG_SPL_SPI_FLASH_MINIMAL
49#define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080050#define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
51#define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080052#define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080053#ifndef CONFIG_SPL_BUILD
54#define CONFIG_SYS_MPC85XX_NO_RESETVEC
55#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080056#endif
57
58#ifdef CONFIG_SDCARD
tang yuantianf49b8c12014-12-17 15:42:54 +080059#define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
Shengzhou Liu48c6f322014-11-24 17:11:56 +080060#define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
tang yuantianf49b8c12014-12-17 15:42:54 +080061#define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
62#define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080063#define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
Shengzhou Liu48c6f322014-11-24 17:11:56 +080064#ifndef CONFIG_SPL_BUILD
65#define CONFIG_SYS_MPC85XX_NO_RESETVEC
66#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +080067#endif
68
69#endif /* CONFIG_RAMBOOT_PBL */
70
Shengzhou Liu48c6f322014-11-24 17:11:56 +080071#ifndef CONFIG_RESET_VECTOR_ADDRESS
72#define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
73#endif
74
Shengzhou Liu48c6f322014-11-24 17:11:56 +080075/* PCIe Boot - Master */
76#define CONFIG_SRIO_PCIE_BOOT_MASTER
77/*
78 * for slave u-boot IMAGE instored in master memory space,
79 * PHYS must be aligned based on the SIZE
80 */
81#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
82#define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
83#ifdef CONFIG_PHYS_64BIT
84#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
85#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
86#else
87#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
88#define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
89#endif
90/*
91 * for slave UCODE and ENV instored in master memory space,
92 * PHYS must be aligned based on the SIZE
93 */
94#ifdef CONFIG_PHYS_64BIT
95#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
96#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
97#else
98#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
99#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
100#endif
101#define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
102/* slave core release by master*/
103#define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
104#define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
105
106/* PCIe Boot - Slave */
107#ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
108#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
109#define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
110 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
111/* Set 1M boot space for PCIe boot */
112#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
113#define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
114 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
115#define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800116#endif
117
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800118/*
119 * These can be toggled for performance analysis, otherwise use default.
120 */
121#define CONFIG_SYS_CACHE_STASHING
122#define CONFIG_BACKSIDE_L2_CACHE
123#define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800124#ifdef CONFIG_DDR_ECC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800125#define CONFIG_MEM_INIT_VALUE 0xdeadbeef
126#endif
127
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800128/*
129 * Config the L3 Cache as L3 SRAM
130 */
131#define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
132#define CONFIG_SYS_L3_SIZE (256 << 10)
133#define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
Tom Rinia09fea12019-11-18 20:02:10 -0500134#define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800135#define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
136#define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
137#define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800138
139#ifdef CONFIG_PHYS_64BIT
140#define CONFIG_SYS_DCSRBAR 0xf0000000
141#define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
142#endif
143
144/* EEPROM */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800145#define CONFIG_SYS_I2C_EEPROM_NXID
146#define CONFIG_SYS_EEPROM_BUS_NUM 0
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800147
148/*
149 * DDR Setup
150 */
151#define CONFIG_VERY_BIG_RAM
152#define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
153#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
154#define CONFIG_DIMM_SLOTS_PER_CTLR 1
155#define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
York Sun960286b2016-12-28 08:43:34 -0800156#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800157#define CONFIG_SYS_SPD_BUS_NUM 0
158#define SPD_EEPROM_ADDRESS 0x51
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800159#define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
York Sun90824052016-12-28 08:43:33 -0800160#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800161#define CONFIG_SYS_DDR_RAW_TIMING
162#define CONFIG_SYS_SDRAM_SIZE 2048
163#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800164
165/*
166 * IFC Definitions
167 */
168#define CONFIG_SYS_FLASH_BASE 0xe8000000
169#ifdef CONFIG_PHYS_64BIT
170#define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
171#else
172#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
173#endif
174
175#define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
176#define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
177 CSPR_PORT_SIZE_16 | \
178 CSPR_MSEL_NOR | \
179 CSPR_V)
180#define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
181
182/* NOR Flash Timing Params */
York Sun960286b2016-12-28 08:43:34 -0800183#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800184#define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
York Sun90824052016-12-28 08:43:33 -0800185#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800186#define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800187 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
188#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800189#define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
190 FTIM0_NOR_TEADC(0x5) | \
191 FTIM0_NOR_TEAHC(0x5))
192#define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
193 FTIM1_NOR_TRAD_NOR(0x1A) |\
194 FTIM1_NOR_TSEQRAD_NOR(0x13))
195#define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
196 FTIM2_NOR_TCH(0x4) | \
197 FTIM2_NOR_TWPH(0x0E) | \
198 FTIM2_NOR_TWP(0x1c))
199#define CONFIG_SYS_NOR_FTIM3 0x0
200
201#define CONFIG_SYS_FLASH_QUIET_TEST
202#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
203
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800204#define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
205#define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
206#define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
207
208#define CONFIG_SYS_FLASH_EMPTY_INFO
209#define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
210
York Sun960286b2016-12-28 08:43:34 -0800211#ifdef CONFIG_TARGET_T1024RDB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800212/* CPLD on IFC */
213#define CONFIG_SYS_CPLD_BASE 0xffdf0000
214#define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
215#define CONFIG_SYS_CSPR2_EXT (0xf)
216#define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
217 | CSPR_PORT_SIZE_8 \
218 | CSPR_MSEL_GPCM \
219 | CSPR_V)
220#define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
221#define CONFIG_SYS_CSOR2 0x0
222
223/* CPLD Timing parameters for IFC CS2 */
224#define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
225 FTIM0_GPCM_TEADC(0x0e) | \
226 FTIM0_GPCM_TEAHC(0x0e))
227#define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
228 FTIM1_GPCM_TRAD(0x1f))
229#define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
230 FTIM2_GPCM_TCH(0x8) | \
231 FTIM2_GPCM_TWP(0x1f))
232#define CONFIG_SYS_CS2_FTIM3 0x0
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800233#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800234
235/* NAND Flash on IFC */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800236#define CONFIG_SYS_NAND_BASE 0xff800000
237#ifdef CONFIG_PHYS_64BIT
238#define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
239#else
240#define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
241#endif
242#define CONFIG_SYS_NAND_CSPR_EXT (0xf)
243#define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
244 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
245 | CSPR_MSEL_NAND /* MSEL = NAND */ \
246 | CSPR_V)
247#define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
248
York Sun960286b2016-12-28 08:43:34 -0800249#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800250#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
251 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
252 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
253 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
254 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
255 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
256 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
York Sun90824052016-12-28 08:43:33 -0800257#elif defined(CONFIG_TARGET_T1023RDB)
Jaiprakash Singh78429502015-05-22 15:21:07 +0530258#define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
259 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
260 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800261 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
262 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
263 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
264 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800265#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800266
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800267/* ONFI NAND Flash mode0 Timing Params */
268#define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
269 FTIM0_NAND_TWP(0x18) | \
270 FTIM0_NAND_TWCHT(0x07) | \
271 FTIM0_NAND_TWH(0x0a))
272#define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
273 FTIM1_NAND_TWBE(0x39) | \
274 FTIM1_NAND_TRR(0x0e) | \
275 FTIM1_NAND_TRP(0x18))
276#define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
277 FTIM2_NAND_TREH(0x0a) | \
278 FTIM2_NAND_TWHRE(0x1e))
279#define CONFIG_SYS_NAND_FTIM3 0x0
280
281#define CONFIG_SYS_NAND_DDR_LAW 11
282#define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
283#define CONFIG_SYS_MAX_NAND_DEVICE 1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800284
Miquel Raynal88718be2019-10-03 19:50:03 +0200285#if defined(CONFIG_MTD_RAW_NAND)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800286#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
287#define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
288#define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
289#define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
290#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
291#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
292#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
293#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
294#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
295#define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
296#define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
297#define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
298#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
299#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
300#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
301#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
302#else
303#define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
304#define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
305#define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
306#define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
307#define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
308#define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
309#define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
310#define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
311#define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
312#define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
313#define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
314#define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
315#define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
316#define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
317#define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
318#define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
319#endif
320
321#ifdef CONFIG_SPL_BUILD
322#define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
323#else
324#define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
325#endif
326
327#if defined(CONFIG_RAMBOOT_PBL)
328#define CONFIG_SYS_RAMBOOT
329#endif
330
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800331#define CONFIG_HWCONFIG
332
333/* define to use L1 as initial stack */
334#define CONFIG_L1_INIT_RAM
335#define CONFIG_SYS_INIT_RAM_LOCK
336#define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
337#ifdef CONFIG_PHYS_64BIT
338#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
York Sunb3142e22015-08-17 13:31:51 -0700339#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800340/* The assembler doesn't like typecast */
341#define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
342 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
343 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
344#else
York Sunb3142e22015-08-17 13:31:51 -0700345#define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800346#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
347#define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
348#endif
349#define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
350
351#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
352 GENERATED_GBL_DATA_SIZE)
353#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
354
355#define CONFIG_SYS_MONITOR_LEN (768 * 1024)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800356
357/* Serial Port */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800358#define CONFIG_SYS_NS16550_SERIAL
359#define CONFIG_SYS_NS16550_REG_SIZE 1
360#define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
361
362#define CONFIG_SYS_BAUDRATE_TABLE \
363 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
364
365#define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
366#define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
367#define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
368#define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800369
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800370/* Video */
371#undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
372#ifdef CONFIG_FSL_DIU_FB
373#define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800374#define CONFIG_VIDEO_BMP_LOGO
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800375/*
376 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
377 * disable empty flash sector detection, which is I/O-intensive.
378 */
379#undef CONFIG_SYS_FLASH_EMPTY_INFO
380#endif
381
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800382/* I2C */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800383
Shengzhou Liuff7ea2d2015-06-17 16:37:01 +0800384#define I2C_PCA6408_BUS_NUM 1
385#define I2C_PCA6408_ADDR 0x20
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800386
387/* I2C bus multiplexer */
388#define I2C_MUX_CH_DEFAULT 0x8
389
390/*
391 * RTC configuration
392 */
393#define RTC
394#define CONFIG_RTC_DS1337 1
395#define CONFIG_SYS_I2C_RTC_ADDR 0x68
396
397/*
398 * eSPI - Enhanced SPI
399 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800400
401/*
402 * General PCIe
403 * Memory space is mapped 1-1, but I/O space must start from 0.
404 */
Robert P. J. Dayb38eaec2016-05-03 19:52:49 -0400405#define CONFIG_PCIE1 /* PCIE controller 1 */
406#define CONFIG_PCIE2 /* PCIE controller 2 */
407#define CONFIG_PCIE3 /* PCIE controller 3 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800408
409#ifdef CONFIG_PCI
410/* controller 1, direct to uli, tgtid 3, Base address 20000 */
411#ifdef CONFIG_PCIE1
412#define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800413#define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800414#define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800415#define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800416#endif
417
418/* controller 2, Slot 2, tgtid 2, Base address 201000 */
419#ifdef CONFIG_PCIE2
420#define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800421#define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800422#define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800423#define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800424#endif
425
426/* controller 3, Slot 1, tgtid 1, Base address 202000 */
427#ifdef CONFIG_PCIE3
428#define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800429#define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800430#define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800431#define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800432#endif
Hou Zhiqiangf9abe6d2019-08-27 11:03:34 +0000433
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800434#define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800435#endif /* CONFIG_PCI */
436
437/*
438 * USB
439 */
440#define CONFIG_HAS_FSL_DR_USB
441
442#ifdef CONFIG_HAS_FSL_DR_USB
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800443#define CONFIG_EHCI_HCD_INIT_AFTER_RESET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800444#endif
445
446/*
447 * SDHC
448 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800449#ifdef CONFIG_MMC
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800450#define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800451#endif
452
453/* Qman/Bman */
454#ifndef CONFIG_NOBQFMAN
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500455#define CONFIG_SYS_BMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800456#define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
457#ifdef CONFIG_PHYS_64BIT
458#define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
459#else
460#define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
461#endif
462#define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500463#define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
464#define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
465#define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
466#define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
467#define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
468 CONFIG_SYS_BMAN_CENA_SIZE)
469#define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
470#define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
Jeffrey Ladouceur2a8b3422014-12-03 18:08:43 -0500471#define CONFIG_SYS_QMAN_NUM_PORTALS 10
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800472#define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
473#ifdef CONFIG_PHYS_64BIT
474#define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
475#else
476#define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
477#endif
478#define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
Jeffrey Ladouceur3fa66db2014-12-08 14:54:01 -0500479#define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
480#define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
481#define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
482#define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
483#define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
484 CONFIG_SYS_QMAN_CENA_SIZE)
485#define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
486#define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800487
488#define CONFIG_SYS_DPAA_FMAN
489
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800490#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
491#endif /* CONFIG_NOBQFMAN */
492
493#ifdef CONFIG_SYS_DPAA_FMAN
York Sun960286b2016-12-28 08:43:34 -0800494#if defined(CONFIG_TARGET_T1024RDB)
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800495#define RGMII_PHY1_ADDR 0x2
496#define RGMII_PHY2_ADDR 0x6
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800497#define SGMII_AQR_PHY_ADDR 0x2
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800498#define FM1_10GEC1_PHY_ADDR 0x1
York Sun90824052016-12-28 08:43:33 -0800499#elif defined(CONFIG_TARGET_T1023RDB)
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800500#define RGMII_PHY1_ADDR 0x1
501#define SGMII_RTK_PHY_ADDR 0x3
502#define SGMII_AQR_PHY_ADDR 0x2
503#endif
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800504#endif
505
506#ifdef CONFIG_FMAN_ENET
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800507#define CONFIG_ETHPRIME "FM1@DTSEC4"
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800508#endif
509
510/*
511 * Dynamic MTD Partition support with mtdparts
512 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800513
514/*
515 * Environment
516 */
517#define CONFIG_LOADS_ECHO /* echo on for serial download */
518#define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
519
520/*
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800521 * Miscellaneous configurable options
522 */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800523
524/*
525 * For booting Linux, the board info and command line data
526 * have to be in the first 64 MB of memory, since this is
527 * the maximum mapped by the Linux kernel during initialization.
528 */
529#define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
530#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
531
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800532/*
533 * Environment Configuration
534 */
535#define CONFIG_ROOTPATH "/opt/nfsroot"
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800536#define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800537#define __USB_PHY_TYPE utmi
538
York Sune5d5f5a2016-11-18 13:01:34 -0800539#ifdef CONFIG_ARCH_T1024
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800540#define CONFIG_BOARDNAME t1024rdb
541#define BANK_INTLV cs0_cs1
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800542#else
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800543#define CONFIG_BOARDNAME t1023rdb
544#define BANK_INTLV null
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800545#endif
546
547#define CONFIG_EXTRA_ENV_SETTINGS \
548 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
Shengzhou Liue8a7f1c2015-03-27 15:48:34 +0800549 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800550 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
551 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
552 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
553 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
554 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
555 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
556 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
557 "netdev=eth0\0" \
558 "tftpflash=tftpboot $loadaddr $uboot && " \
559 "protect off $ubootaddr +$filesize && " \
560 "erase $ubootaddr +$filesize && " \
561 "cp.b $loadaddr $ubootaddr $filesize && " \
562 "protect on $ubootaddr +$filesize && " \
563 "cmp.b $loadaddr $ubootaddr $filesize\0" \
564 "consoledev=ttyS0\0" \
565 "ramdiskaddr=2000000\0" \
Scott Woodb24a4f62016-07-19 17:52:06 -0500566 "fdtaddr=1e00000\0" \
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800567 "bdev=sda3\0"
568
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800569#include <asm/fsl_secure_boot.h>
Aneesh Bansalef6c55a2016-01-22 16:37:22 +0530570
Shengzhou Liu48c6f322014-11-24 17:11:56 +0800571#endif /* __T1024RDB_H */