blob: 2099f6809bd974f1c2e5df95b672ae3a2f1b4ebb [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
TsiChungLiew4a442d32007-08-16 19:23:50 -05002/*
3 * Configuation settings for the Freescale MCF5329 FireEngine board.
4 *
5 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
TsiChungLiew4a442d32007-08-16 19:23:50 -05007 */
8
9/*
10 * board/config.h - configuration options, board specific
11 */
12
13#ifndef _M5235EVB_H
14#define _M5235EVB_H
15
16/*
17 * High Level Configuration Options
18 * (easy to change)
19 */
TsiChungLiew4a442d32007-08-16 19:23:50 -050020
TsiChungLiew4a442d32007-08-16 19:23:50 -050021#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020022#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew4a442d32007-08-16 19:23:50 -050023
24#undef CONFIG_WATCHDOG
25#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
26
27/*
28 * BOOTP options
29 */
30#define CONFIG_BOOTP_BOOTFILESIZE
TsiChungLiew4a442d32007-08-16 19:23:50 -050031
TsiChungLiew4a442d32007-08-16 19:23:50 -050032#define CONFIG_MCFFEC
33#ifdef CONFIG_MCFFEC
TsiChungLiew4a442d32007-08-16 19:23:50 -050034# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050035# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020036# define CONFIG_SYS_DISCOVER_PHY
37# define CONFIG_SYS_RX_ETH_BUFFER 8
38# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew4a442d32007-08-16 19:23:50 -050039
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020040# define CONFIG_SYS_FEC0_PINMUX 0
41# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020042# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020043/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
44# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew4a442d32007-08-16 19:23:50 -050045# define FECDUPLEX FULL
46# define FECSPEED _100BASET
47# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020048# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
49# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew4a442d32007-08-16 19:23:50 -050050# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020051# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew4a442d32007-08-16 19:23:50 -050052#endif
53
54/* Timer */
55#define CONFIG_MCFTMR
56#undef CONFIG_MCFPIT
57
58/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020059#define CONFIG_SYS_I2C
60#define CONFIG_SYS_i2C_FSL
61#define CONFIG_SYS_FSL_I2C_SPEED 80000
62#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
63#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
65#define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi)
66#define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
67#define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
TsiChungLiew4a442d32007-08-16 19:23:50 -050068
69/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
TsiChungLiew4a442d32007-08-16 19:23:50 -050070#define CONFIG_BOOTFILE "u-boot.bin"
71#ifdef CONFIG_MCFFEC
TsiChungLiew4a442d32007-08-16 19:23:50 -050072# define CONFIG_IPADDR 192.162.1.2
73# define CONFIG_NETMASK 255.255.255.0
74# define CONFIG_SERVERIP 192.162.1.1
75# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew4a442d32007-08-16 19:23:50 -050076#endif /* FEC_ENET */
77
Mario Six5bc05432018-03-28 14:38:20 +020078#define CONFIG_HOSTNAME "M5235EVB"
TsiChungLiew4a442d32007-08-16 19:23:50 -050079#define CONFIG_EXTRA_ENV_SETTINGS \
80 "netdev=eth0\0" \
81 "loadaddr=10000\0" \
82 "u-boot=u-boot.bin\0" \
83 "load=tftp ${loadaddr) ${u-boot}\0" \
84 "upd=run load; run prog\0" \
85 "prog=prot off ffe00000 ffe3ffff;" \
86 "era ffe00000 ffe3ffff;" \
87 "cp.b ${loadaddr} ffe00000 ${filesize};"\
88 "save\0" \
89 ""
90
91#define CONFIG_PRAM 512 /* 512 KB */
TsiChungLiew4a442d32007-08-16 19:23:50 -050092
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020093#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE+0x20000)
TsiChungLiew4a442d32007-08-16 19:23:50 -050094
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020095#define CONFIG_SYS_CLK 75000000
96#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiew4a442d32007-08-16 19:23:50 -050097
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020098#define CONFIG_SYS_MBAR 0x40000000
TsiChungLiew4a442d32007-08-16 19:23:50 -050099
100/*
101 * Low Level Configuration Settings
102 * (address mappings, register initial values, etc.)
103 * You should know what you are doing if you make changes here.
104 */
105/*-----------------------------------------------------------------------
106 * Definitions for initial stack pointer and data area (in DPRAM)
107 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200108#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200109#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200110#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200111#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200112#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew4a442d32007-08-16 19:23:50 -0500113
114/*-----------------------------------------------------------------------
115 * Start addresses for the final memory configuration
116 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200117 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew4a442d32007-08-16 19:23:50 -0500118 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200119#define CONFIG_SYS_SDRAM_BASE 0x00000000
120#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500121
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200122#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
123#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500124
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200125#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
126#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500127
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200128#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
129#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500130
131/*
132 * For booting Linux, the board info and command line data
133 * have to be in the first 8 MB of memory, since this is
134 * the maximum mapped by the Linux kernel during initialization ??
135 */
136/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200137#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000138#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500139
140/*-----------------------------------------------------------------------
141 * FLASH organization
142 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200143#define CONFIG_SYS_FLASH_CFI
144#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200145# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200146# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500147#ifdef NORFLASH_PS32BIT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200148# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
TsiChungLiew4a442d32007-08-16 19:23:50 -0500149#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiew4a442d32007-08-16 19:23:50 -0500151#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200152# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
153# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
154# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500155#endif
156
TsiChung Liew012522f2008-10-21 10:03:07 +0000157#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500158
159/* Configuration for environment
160 * Environment is embedded in u-boot in the second sector of the flash
161 */
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200162
163#define LDS_BOARD_TEXT \
164 . = DEFINED(env_offset) ? env_offset : .; \
Simon Glass0649cd02017-08-03 12:21:49 -0600165 env/embedded.o(.text);
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200166
TsiChungLiew4a442d32007-08-16 19:23:50 -0500167#ifdef NORFLASH_PS32BIT
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200168# define CONFIG_ENV_OFFSET (0x8000)
169# define CONFIG_ENV_SIZE 0x4000
170# define CONFIG_ENV_SECT_SIZE 0x4000
TsiChungLiew4a442d32007-08-16 19:23:50 -0500171#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200172# define CONFIG_ENV_OFFSET (0x4000)
173# define CONFIG_ENV_SIZE 0x2000
174# define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiew4a442d32007-08-16 19:23:50 -0500175#endif
176
177/*-----------------------------------------------------------------------
178 * Cache Configuration
179 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew4a442d32007-08-16 19:23:50 -0500181
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600182#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200183 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600184#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200185 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600186#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV)
187#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
188 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
189 CF_ACR_EN | CF_ACR_SM_ALL)
190#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
191 CF_CACR_CEIB | CF_CACR_DCM | \
192 CF_CACR_EUSP)
193
TsiChungLiew4a442d32007-08-16 19:23:50 -0500194/*-----------------------------------------------------------------------
195 * Chipselect bank definitions
196 */
197/*
198 * CS0 - NOR Flash 1, 2, 4, or 8MB
199 * CS1 - Available
200 * CS2 - Available
201 * CS3 - Available
202 * CS4 - Available
203 * CS5 - Available
204 * CS6 - Available
205 * CS7 - Available
206 */
207#ifdef NORFLASH_PS32BIT
TsiChung Liew012522f2008-10-21 10:03:07 +0000208# define CONFIG_SYS_CS0_BASE 0xFFC00000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209# define CONFIG_SYS_CS0_MASK 0x003f0001
TsiChung Liew012522f2008-10-21 10:03:07 +0000210# define CONFIG_SYS_CS0_CTRL 0x00001D00
TsiChungLiew4a442d32007-08-16 19:23:50 -0500211#else
TsiChung Liew012522f2008-10-21 10:03:07 +0000212# define CONFIG_SYS_CS0_BASE 0xFFE00000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200213# define CONFIG_SYS_CS0_MASK 0x001f0001
TsiChung Liew012522f2008-10-21 10:03:07 +0000214# define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiew4a442d32007-08-16 19:23:50 -0500215#endif
216
217#endif /* _M5329EVB_H */