blob: ae11e7d87953577e8845ee147edd316246ecded1 [file] [log] [blame]
TsiChungLiew4a442d32007-08-16 19:23:50 -05001/*
2 * Configuation settings for the Freescale MCF5329 FireEngine board.
3 *
4 * Copyright (C) 2004-2007 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
6 *
Wolfgang Denk3765b3e2013-10-07 13:07:26 +02007 * SPDX-License-Identifier: GPL-2.0+
TsiChungLiew4a442d32007-08-16 19:23:50 -05008 */
9
10/*
11 * board/config.h - configuration options, board specific
12 */
13
14#ifndef _M5235EVB_H
15#define _M5235EVB_H
16
17/*
18 * High Level Configuration Options
19 * (easy to change)
20 */
TsiChungLiew4a442d32007-08-16 19:23:50 -050021
TsiChungLiew4a442d32007-08-16 19:23:50 -050022#define CONFIG_MCFUART
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020023#define CONFIG_SYS_UART_PORT (0)
TsiChungLiew4a442d32007-08-16 19:23:50 -050024#define CONFIG_BAUDRATE 115200
TsiChungLiew4a442d32007-08-16 19:23:50 -050025
26#undef CONFIG_WATCHDOG
27#define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
28
29/*
30 * BOOTP options
31 */
32#define CONFIG_BOOTP_BOOTFILESIZE
33#define CONFIG_BOOTP_BOOTPATH
34#define CONFIG_BOOTP_GATEWAY
35#define CONFIG_BOOTP_HOSTNAME
36
37/* Command line configuration */
TsiChungLiew4a442d32007-08-16 19:23:50 -050038#define CONFIG_CMD_CACHE
39#define CONFIG_CMD_DHCP
40#define CONFIG_CMD_ELF
TsiChungLiew4a442d32007-08-16 19:23:50 -050041#define CONFIG_CMD_I2C
TsiChungLiew4a442d32007-08-16 19:23:50 -050042#define CONFIG_CMD_MII
TsiChungLiew4a442d32007-08-16 19:23:50 -050043#define CONFIG_CMD_PCI
44#define CONFIG_CMD_PING
45#define CONFIG_CMD_REGINFO
46
TsiChungLiew4a442d32007-08-16 19:23:50 -050047
48#define CONFIG_MCFFEC
49#ifdef CONFIG_MCFFEC
TsiChungLiew4a442d32007-08-16 19:23:50 -050050# define CONFIG_MII 1
TsiChung Liew0f3ba7e2008-03-30 01:22:13 -050051# define CONFIG_MII_INIT 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020052# define CONFIG_SYS_DISCOVER_PHY
53# define CONFIG_SYS_RX_ETH_BUFFER 8
54# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew4a442d32007-08-16 19:23:50 -050055
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020056# define CONFIG_SYS_FEC0_PINMUX 0
57# define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
Wolfgang Denk53677ef2008-05-20 16:00:29 +020058# define MCFFEC_TOUT_LOOP 50000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020059/* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
60# ifndef CONFIG_SYS_DISCOVER_PHY
TsiChungLiew4a442d32007-08-16 19:23:50 -050061# define FECDUPLEX FULL
62# define FECSPEED _100BASET
63# else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020064# ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
65# define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
TsiChungLiew4a442d32007-08-16 19:23:50 -050066# endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020067# endif /* CONFIG_SYS_DISCOVER_PHY */
TsiChungLiew4a442d32007-08-16 19:23:50 -050068#endif
69
70/* Timer */
71#define CONFIG_MCFTMR
72#undef CONFIG_MCFPIT
73
74/* I2C */
Heiko Schocher00f792e2012-10-24 13:48:22 +020075#define CONFIG_SYS_I2C
76#define CONFIG_SYS_i2C_FSL
77#define CONFIG_SYS_FSL_I2C_SPEED 80000
78#define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
79#define CONFIG_SYS_FSL_I2C_OFFSET 0x00000300
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +020080#define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
81#define CONFIG_SYS_I2C_PINMUX_REG (gpio->par_qspi)
82#define CONFIG_SYS_I2C_PINMUX_CLR ~(GPIO_PAR_FECI2C_SCL_MASK | GPIO_PAR_FECI2C_SDA_MASK)
83#define CONFIG_SYS_I2C_PINMUX_SET (GPIO_PAR_FECI2C_SCL_I2CSCL | GPIO_PAR_FECI2C_SDA_I2CSDA)
TsiChungLiew4a442d32007-08-16 19:23:50 -050084
85/* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
86#define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
87#define CONFIG_BOOTFILE "u-boot.bin"
88#ifdef CONFIG_MCFFEC
TsiChungLiew4a442d32007-08-16 19:23:50 -050089# define CONFIG_IPADDR 192.162.1.2
90# define CONFIG_NETMASK 255.255.255.0
91# define CONFIG_SERVERIP 192.162.1.1
92# define CONFIG_GATEWAYIP 192.162.1.1
TsiChungLiew4a442d32007-08-16 19:23:50 -050093#endif /* FEC_ENET */
94
95#define CONFIG_HOSTNAME M5235EVB
96#define CONFIG_EXTRA_ENV_SETTINGS \
97 "netdev=eth0\0" \
98 "loadaddr=10000\0" \
99 "u-boot=u-boot.bin\0" \
100 "load=tftp ${loadaddr) ${u-boot}\0" \
101 "upd=run load; run prog\0" \
102 "prog=prot off ffe00000 ffe3ffff;" \
103 "era ffe00000 ffe3ffff;" \
104 "cp.b ${loadaddr} ffe00000 ${filesize};"\
105 "save\0" \
106 ""
107
108#define CONFIG_PRAM 512 /* 512 KB */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200109#define CONFIG_SYS_PROMPT "-> "
110#define CONFIG_SYS_LONGHELP /* undef to save memory */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500111
112#if defined(CONFIG_KGDB)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200113# define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500114#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200115# define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500116#endif
117
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200118#define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
119#define CONFIG_SYS_MAXARGS 16 /* max number of command args */
120#define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
121#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE+0x20000)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500122
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200123#define CONFIG_SYS_CLK 75000000
124#define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
TsiChungLiew4a442d32007-08-16 19:23:50 -0500125
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200126#define CONFIG_SYS_MBAR 0x40000000
TsiChungLiew4a442d32007-08-16 19:23:50 -0500127
128/*
129 * Low Level Configuration Settings
130 * (address mappings, register initial values, etc.)
131 * You should know what you are doing if you make changes here.
132 */
133/*-----------------------------------------------------------------------
134 * Definitions for initial stack pointer and data area (in DPRAM)
135 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200136#define CONFIG_SYS_INIT_RAM_ADDR 0x20000000
Wolfgang Denk553f0982010-10-26 13:32:32 +0200137#define CONFIG_SYS_INIT_RAM_SIZE 0x10000 /* Size of used area in internal SRAM */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200138#define CONFIG_SYS_INIT_RAM_CTRL 0x21
Wolfgang Denk25ddd1f2010-10-26 14:34:52 +0200139#define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE - 0x10)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200140#define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
TsiChungLiew4a442d32007-08-16 19:23:50 -0500141
142/*-----------------------------------------------------------------------
143 * Start addresses for the final memory configuration
144 * (Set up by the startup code)
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200145 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
TsiChungLiew4a442d32007-08-16 19:23:50 -0500146 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200147#define CONFIG_SYS_SDRAM_BASE 0x00000000
148#define CONFIG_SYS_SDRAM_SIZE 16 /* SDRAM size in MB */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500149
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200150#define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
151#define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500152
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200153#define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
154#define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500155
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200156#define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
157#define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500158
159/*
160 * For booting Linux, the board info and command line data
161 * have to be in the first 8 MB of memory, since this is
162 * the maximum mapped by the Linux kernel during initialization ??
163 */
164/* Initial Memory map for Linux */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200165#define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
TsiChung Liewd6e4baf2009-01-27 12:57:47 +0000166#define CONFIG_SYS_BOOTM_LEN (CONFIG_SYS_SDRAM_SIZE << 20)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500167
168/*-----------------------------------------------------------------------
169 * FLASH organization
170 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200171#define CONFIG_SYS_FLASH_CFI
172#ifdef CONFIG_SYS_FLASH_CFI
Jean-Christophe PLAGNIOL-VILLARD00b18832008-08-13 01:40:42 +0200173# define CONFIG_FLASH_CFI_DRIVER 1
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200174# define CONFIG_SYS_FLASH_SIZE 0x800000 /* Max size that the board might have */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500175#ifdef NORFLASH_PS32BIT
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200176# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_32BIT
TsiChungLiew4a442d32007-08-16 19:23:50 -0500177#else
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200178# define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
TsiChungLiew4a442d32007-08-16 19:23:50 -0500179#endif
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200180# define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
181# define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
182# define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
TsiChungLiew4a442d32007-08-16 19:23:50 -0500183#endif
184
TsiChung Liew012522f2008-10-21 10:03:07 +0000185#define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
TsiChungLiew4a442d32007-08-16 19:23:50 -0500186
187/* Configuration for environment
188 * Environment is embedded in u-boot in the second sector of the flash
189 */
Jean-Christophe PLAGNIOL-VILLARD5a1aceb2008-09-10 22:48:04 +0200190#define CONFIG_ENV_IS_IN_FLASH 1
angelo@sysam.it5296cb12015-03-29 22:54:16 +0200191
192#define LDS_BOARD_TEXT \
193 . = DEFINED(env_offset) ? env_offset : .; \
194 common/env_embedded.o (.text);
195
TsiChungLiew4a442d32007-08-16 19:23:50 -0500196#ifdef NORFLASH_PS32BIT
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200197# define CONFIG_ENV_OFFSET (0x8000)
198# define CONFIG_ENV_SIZE 0x4000
199# define CONFIG_ENV_SECT_SIZE 0x4000
TsiChungLiew4a442d32007-08-16 19:23:50 -0500200#else
Jean-Christophe PLAGNIOL-VILLARD0e8d1582008-09-10 22:48:06 +0200201# define CONFIG_ENV_OFFSET (0x4000)
202# define CONFIG_ENV_SIZE 0x2000
203# define CONFIG_ENV_SECT_SIZE 0x2000
TsiChungLiew4a442d32007-08-16 19:23:50 -0500204#endif
205
206/*-----------------------------------------------------------------------
207 * Cache Configuration
208 */
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200209#define CONFIG_SYS_CACHELINE_SIZE 16
TsiChungLiew4a442d32007-08-16 19:23:50 -0500210
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600211#define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200212 CONFIG_SYS_INIT_RAM_SIZE - 8)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600213#define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
Wolfgang Denk553f0982010-10-26 13:32:32 +0200214 CONFIG_SYS_INIT_RAM_SIZE - 4)
TsiChung Liewdd9f0542010-03-11 22:12:53 -0600215#define CONFIG_SYS_ICACHE_INV (CF_CACR_CINV)
216#define CONFIG_SYS_CACHE_ACR0 (CONFIG_SYS_SDRAM_BASE | \
217 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
218 CF_ACR_EN | CF_ACR_SM_ALL)
219#define CONFIG_SYS_CACHE_ICACR (CF_CACR_CENB | CF_CACR_DISD | \
220 CF_CACR_CEIB | CF_CACR_DCM | \
221 CF_CACR_EUSP)
222
TsiChungLiew4a442d32007-08-16 19:23:50 -0500223/*-----------------------------------------------------------------------
224 * Chipselect bank definitions
225 */
226/*
227 * CS0 - NOR Flash 1, 2, 4, or 8MB
228 * CS1 - Available
229 * CS2 - Available
230 * CS3 - Available
231 * CS4 - Available
232 * CS5 - Available
233 * CS6 - Available
234 * CS7 - Available
235 */
236#ifdef NORFLASH_PS32BIT
TsiChung Liew012522f2008-10-21 10:03:07 +0000237# define CONFIG_SYS_CS0_BASE 0xFFC00000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200238# define CONFIG_SYS_CS0_MASK 0x003f0001
TsiChung Liew012522f2008-10-21 10:03:07 +0000239# define CONFIG_SYS_CS0_CTRL 0x00001D00
TsiChungLiew4a442d32007-08-16 19:23:50 -0500240#else
TsiChung Liew012522f2008-10-21 10:03:07 +0000241# define CONFIG_SYS_CS0_BASE 0xFFE00000
Jean-Christophe PLAGNIOL-VILLARD6d0f6bc2008-10-16 15:01:15 +0200242# define CONFIG_SYS_CS0_MASK 0x001f0001
TsiChung Liew012522f2008-10-21 10:03:07 +0000243# define CONFIG_SYS_CS0_CTRL 0x00001D80
TsiChungLiew4a442d32007-08-16 19:23:50 -0500244#endif
245
246#endif /* _M5329EVB_H */