blob: 65d63e2fc996f01beb4175b0cde8f73dc2dc511e [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08002/*
3 * Copyright (C) 2015 Freescale Semiconductor
Yangbo Lu34f39ce2021-06-03 10:51:19 +08004 * Copyright 2019-2021 NXP
Mingkai Huf3a8e2b2015-10-26 19:47:52 +08005 */
6
7#ifndef __LS1043A_COMMON_H
8#define __LS1043A_COMMON_H
9
Sumit Garg4139b172017-03-30 09:52:38 +053010/* SPL build */
11#ifdef CONFIG_SPL_BUILD
12#define SPL_NO_FMAN
13#define SPL_NO_DSPI
14#define SPL_NO_PCIE
15#define SPL_NO_ENV
16#define SPL_NO_MISC
17#define SPL_NO_USB
18#define SPL_NO_SATA
19#define SPL_NO_QE
20#define SPL_NO_EEPROM
21#endif
22#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_NAND_BOOT))
23#define SPL_NO_MMC
24#endif
Yangbo Lu3c7d6472017-09-15 09:51:58 +080025#if (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SD_BOOT_QSPI))
Sumit Garg4139b172017-03-30 09:52:38 +053026#define SPL_NO_IFC
27#endif
28
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080029#define CONFIG_REMAKE_ELF
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080030#define CONFIG_GICV2
31
Bharat Bhushan5344c7b2017-03-22 12:06:27 +053032#include <asm/arch/stream_id_lsch2.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080033#include <asm/arch/config.h>
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080034
35/* Link Definitions */
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +000036#ifdef CONFIG_TFABOOT
37#define CONFIG_SYS_INIT_SP_ADDR CONFIG_SYS_TEXT_BASE
38#else
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080039#define CONFIG_SYS_INIT_SP_ADDR (CONFIG_SYS_FSL_OCRAM_BASE + 0xfff0)
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +000040#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080041
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080042#define CONFIG_SKIP_LOWLEVEL_INIT
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080043
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080044#define CONFIG_VERY_BIG_RAM
45#define CONFIG_SYS_DDR_SDRAM_BASE 0x80000000
46#define CONFIG_SYS_FSL_DDR_SDRAM_BASE_PHY 0
47#define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
Shaohui Xiee994ddd2015-11-23 15:23:48 +080048#define CONFIG_SYS_DDR_BLOCK2_BASE 0x880000000ULL
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080049
Michael Walle3d3fe8b2020-06-01 21:53:26 +020050#define CPU_RELEASE_ADDR secondary_boot_addr
Hou Zhiqiang831c0682015-10-26 19:47:57 +080051
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080052/* Generic Timer Definitions */
53#define COUNTER_FREQUENCY 25000000 /* 25MHz */
54
55/* Size of malloc() pool */
56#define CONFIG_SYS_MALLOC_LEN (CONFIG_ENV_SIZE + 1024 * 1024)
57
58/* Serial Port */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080059#define CONFIG_SYS_NS16550_SERIAL
60#define CONFIG_SYS_NS16550_REG_SIZE 1
Hou Zhiqiang904110c2017-01-10 16:44:15 +080061#define CONFIG_SYS_NS16550_CLK (get_serial_clock())
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080062
Mingkai Huf3a8e2b2015-10-26 19:47:52 +080063#define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
64
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080065/* SD boot SPL */
66#ifdef CONFIG_SD_BOOT
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080067
Ruchika Gupta70f96612017-04-17 18:07:17 +053068#define CONFIG_SPL_MAX_SIZE 0x17000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080069#define CONFIG_SPL_STACK 0x1001e000
70#define CONFIG_SPL_PAD_TO 0x1d000
71
York Sun23af4842017-09-28 08:42:16 -070072#define CONFIG_SYS_SPL_MALLOC_START (CONFIG_SPL_BSS_START_ADDR + \
73 CONFIG_SPL_BSS_MAX_SIZE)
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080074#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
York Sun23af4842017-09-28 08:42:16 -070075#define CONFIG_SPL_BSS_START_ADDR 0x8f000000
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080076#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta70f96612017-04-17 18:07:17 +053077
Udit Agarwal5536c3c2019-11-07 16:11:32 +000078#ifdef CONFIG_NXP_ESBC
Ruchika Gupta70f96612017-04-17 18:07:17 +053079#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
80/*
81 * HDR would be appended at end of image and copied to DDR along
82 * with U-Boot image. Here u-boot max. size is 512K. So if binary
83 * size increases then increase this size in case of secure boot as
84 * it uses raw u-boot image instead of fit image.
85 */
86#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
87#else
88#define CONFIG_SYS_MONITOR_LEN 0x100000
Udit Agarwal5536c3c2019-11-07 16:11:32 +000089#endif /* ifdef CONFIG_NXP_ESBC */
Gong Qianyuc7ca8b02015-10-26 19:47:56 +080090#endif
91
Gong Qianyu3ad44722015-10-26 19:47:53 +080092/* NAND SPL */
93#ifdef CONFIG_NAND_BOOT
94#define CONFIG_SPL_PBL_PAD
Gong Qianyu3ad44722015-10-26 19:47:53 +080095#define CONFIG_SPL_MAX_SIZE 0x1a000
96#define CONFIG_SPL_STACK 0x1001d000
97#define CONFIG_SYS_NAND_U_BOOT_DST CONFIG_SYS_TEXT_BASE
98#define CONFIG_SYS_NAND_U_BOOT_START CONFIG_SYS_TEXT_BASE
99#define CONFIG_SYS_SPL_MALLOC_START 0x80200000
100#define CONFIG_SPL_BSS_START_ADDR 0x80100000
101#define CONFIG_SYS_SPL_MALLOC_SIZE 0x100000
102#define CONFIG_SPL_BSS_MAX_SIZE 0x80000
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530103
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000104#ifdef CONFIG_NXP_ESBC
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530105#define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
Udit Agarwal5536c3c2019-11-07 16:11:32 +0000106#endif /* ifdef CONFIG_NXP_ESBC */
Ruchika Gupta762f92a2017-04-17 18:07:18 +0530107
108#ifdef CONFIG_U_BOOT_HDR_SIZE
109/*
110 * HDR would be appended at end of image and copied to DDR along
111 * with U-Boot image. Here u-boot max. size is 512K. So if binary
112 * size increases then increase this size in case of secure boot as
113 * it uses raw u-boot image instead of fit image.
114 */
115#define CONFIG_SYS_MONITOR_LEN (0x100000 + CONFIG_U_BOOT_HDR_SIZE)
116#else
117#define CONFIG_SYS_MONITOR_LEN 0x100000
118#endif /* ifdef CONFIG_U_BOOT_HDR_SIZE */
119
Gong Qianyu3ad44722015-10-26 19:47:53 +0800120#endif
121
Biwen Libe7b6d52021-02-05 19:01:56 +0800122/* GPIO */
123#ifdef CONFIG_DM_GPIO
124#ifndef CONFIG_MPC8XXX_GPIO
125#define CONFIG_MPC8XXX_GPIO
126#endif
127#endif
128
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800129/* IFC */
Sumit Garg4139b172017-03-30 09:52:38 +0530130#ifndef SPL_NO_IFC
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000131#if defined(CONFIG_TFABOOT) || \
132 (!defined(CONFIG_QSPI_BOOT) && !defined(CONFIG_SD_BOOT_QSPI))
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800133#define CONFIG_FSL_IFC
134/*
135 * CONFIG_SYS_FLASH_BASE has the final address (core view)
136 * CONFIG_SYS_FLASH_BASE_PHYS has the final address (IFC view)
137 * CONFIG_SYS_FLASH_BASE_PHYS_EARLY has the temporary IFC address
138 * CONFIG_SYS_TEXT_BASE is linked to 0x60000000 for booting
139 */
140#define CONFIG_SYS_FLASH_BASE 0x60000000
141#define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
142#define CONFIG_SYS_FLASH_BASE_PHYS_EARLY 0x00000000
143
Masahiro Yamadae856bdc2017-02-11 22:43:54 +0900144#ifdef CONFIG_MTD_NOR_FLASH
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800145#define CONFIG_SYS_FLASH_QUIET_TEST
146#define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
147#endif
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800148#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530149#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800150
151/* I2C */
Igor Opaniuk2147a162021-02-09 13:52:45 +0200152#if !CONFIG_IS_ENABLED(DM_I2C)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800153#define CONFIG_SYS_I2C
Biwen Lifefac932020-02-05 22:02:16 +0800154#define CONFIG_SYS_I2C_MXC_I2C1 /* enable I2C bus 1 */
155#define CONFIG_SYS_I2C_MXC_I2C2 /* enable I2C bus 2 */
156#define CONFIG_SYS_I2C_MXC_I2C3 /* enable I2C bus 3 */
157#define CONFIG_SYS_I2C_MXC_I2C4 /* enable I2C bus 4 */
158#else
159#define CONFIG_I2C_SET_DEFAULT_BUS_NUM
160#define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
161#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800162
163/* PCIe */
Sumit Garg4139b172017-03-30 09:52:38 +0530164#ifndef SPL_NO_PCIE
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800165#define CONFIG_PCIE1 /* PCIE controller 1 */
166#define CONFIG_PCIE2 /* PCIE controller 2 */
167#define CONFIG_PCIE3 /* PCIE controller 3 */
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800168
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800169#ifdef CONFIG_PCI
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800170#define CONFIG_PCI_SCAN_SHOW
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800171#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530172#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800173
Gong Qianyue0579a52016-01-25 15:16:05 +0800174/* DSPI */
Sumit Garg4139b172017-03-30 09:52:38 +0530175#ifndef SPL_NO_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800176#ifdef CONFIG_FSL_DSPI
Gong Qianyue0579a52016-01-25 15:16:05 +0800177#define CONFIG_SPI_FLASH_STMICRO /* cs0 */
178#define CONFIG_SPI_FLASH_SST /* cs1 */
179#define CONFIG_SPI_FLASH_EON /* cs2 */
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800180#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530181#endif
Gong Qianyue0579a52016-01-25 15:16:05 +0800182
Shaohui Xiee8297342015-10-26 19:47:54 +0800183/* FMan ucode */
Sumit Garg4139b172017-03-30 09:52:38 +0530184#ifndef SPL_NO_FMAN
Shaohui Xiee8297342015-10-26 19:47:54 +0800185#define CONFIG_SYS_DPAA_FMAN
186#ifdef CONFIG_SYS_DPAA_FMAN
187#define CONFIG_SYS_FM_MURAM_SIZE 0x60000
188
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000189#ifdef CONFIG_TFABOOT
190#define CONFIG_SYS_FMAN_FW_ADDR 0x900000
191#define CONFIG_SYS_QE_FW_ADDR 0x940000
192
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000193
194#else
Qianyu Gongfd1b1472016-04-01 17:52:52 +0800195#ifdef CONFIG_NAND_BOOT
Alison Wanga9a5cef2017-05-16 10:45:58 +0800196/* Store Fman ucode at offeset 0x900000(72 blocks). */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800197#define CONFIG_SYS_FMAN_FW_ADDR (72 * CONFIG_SYS_NAND_BLOCK_SIZE)
Qianyu Gong2a555832016-04-01 17:52:53 +0800198#elif defined(CONFIG_SD_BOOT)
199/*
200 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
201 * about 1MB (2040 blocks), Env is stored after the image, and the env size is
Alison Wanga9a5cef2017-05-16 10:45:58 +0800202 * 0x2000 (16 blocks), 8 + 2040 + 16 = 2064, enlarge it to 18432(0x4800).
Qianyu Gong2a555832016-04-01 17:52:53 +0800203 */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800204#define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x4800)
Zhao Qianga8608062018-12-05 17:01:42 +0800205#define CONFIG_SYS_QE_FW_ADDR (512 * 0x4A00)
Qianyu Gong2a555832016-04-01 17:52:53 +0800206#elif defined(CONFIG_QSPI_BOOT)
Alison Wanga9a5cef2017-05-16 10:45:58 +0800207#define CONFIG_SYS_FMAN_FW_ADDR 0x40900000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800208#else
Shaohui Xiee8297342015-10-26 19:47:54 +0800209/* FMan fireware Pre-load address */
Alison Wanga9a5cef2017-05-16 10:45:58 +0800210#define CONFIG_SYS_FMAN_FW_ADDR 0x60900000
Zhao Qiang5aa03dd2017-05-25 09:47:40 +0800211#define CONFIG_SYS_QE_FW_ADDR 0x60940000
Gong Qianyu166ef1e2016-01-25 15:16:06 +0800212#endif
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000213#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800214#define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
215#define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
216#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530217#endif
Shaohui Xiee8297342015-10-26 19:47:54 +0800218
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800219/* Miscellaneous configurable options */
220#define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_DDR_SDRAM_BASE + 0x10000000)
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800221
222#define CONFIG_HWCONFIG
223#define HWCONFIG_BUFFER_SIZE 128
224
Sumit Garg4139b172017-03-30 09:52:38 +0530225#ifndef SPL_NO_MISC
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800226#ifndef CONFIG_SPL_BUILD
227#define BOOT_TARGET_DEVICES(func) \
228 func(MMC, mmc, 0) \
Mian Yousaf Kaukab688cdf42019-01-29 16:38:40 +0100229 func(USB, usb, 0) \
230 func(DHCP, dhcp, na)
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800231#include <config_distro_bootcmd.h>
232#endif
233
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800234/* Initial environment variables */
235#define CONFIG_EXTRA_ENV_SETTINGS \
236 "hwconfig=fsl_ddr:bank_intlv=auto\0" \
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800237 "fdt_high=0xffffffffffffffff\0" \
238 "initrd_high=0xffffffffffffffff\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800239 "fdt_addr=0x64f00000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530240 "kernel_addr=0x61000000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800241 "scriptaddr=0x80000000\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530242 "scripthdraddr=0x80080000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800243 "fdtheader_addr_r=0x80100000\0" \
244 "kernelheader_addr_r=0x80200000\0" \
245 "kernel_addr_r=0x81000000\0" \
Wen Heeb967b92018-11-20 16:55:25 +0800246 "kernel_start=0x1000000\0" \
247 "kernelheader_start=0x800000\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800248 "fdt_addr_r=0x90000000\0" \
249 "load_addr=0xa0000000\0" \
Manish Tomar507103f2020-11-05 14:08:55 +0530250 "kernelheader_addr=0x60600000\0" \
Qianyu Gongad6767b2016-03-15 16:35:57 +0800251 "kernel_size=0x2800000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530252 "kernelheader_size=0x40000\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800253 "kernel_addr_sd=0x8000\0" \
254 "kernel_size_sd=0x14000\0" \
Manish Tomar507103f2020-11-05 14:08:55 +0530255 "kernelhdr_addr_sd=0x3000\0" \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530256 "kernelhdr_size_sd=0x10\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800257 "console=ttyS0,115200\0" \
York Sun23af4842017-09-28 08:42:16 -0700258 "boot_os=y\0" \
Tom Rini43ede0b2017-10-22 17:55:07 -0400259 "mtdparts=" CONFIG_MTDPARTS_DEFAULT "\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800260 BOOTENV \
261 "boot_scripts=ls1043ardb_boot.scr\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530262 "boot_script_hdr=hdr_ls1043ardb_bs.out\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800263 "scan_dev_for_boot_part=" \
264 "part list ${devtype} ${devnum} devplist; " \
265 "env exists devplist || setenv devplist 1; " \
266 "for distro_bootpart in ${devplist}; do " \
267 "if fstype ${devtype} " \
268 "${devnum}:${distro_bootpart} " \
269 "bootfstype; then " \
270 "run scan_dev_for_boot; " \
271 "fi; " \
272 "done\0" \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530273 "boot_a_script=" \
274 "load ${devtype} ${devnum}:${distro_bootpart} " \
275 "${scriptaddr} ${prefix}${script}; " \
276 "env exists secureboot && load ${devtype} " \
277 "${devnum}:${distro_bootpart} " \
Vinitha V Pillai78c58082019-04-23 05:52:17 +0000278 "${scripthdraddr} ${prefix}${boot_script_hdr}; " \
279 "env exists secureboot " \
Sumit Garg76bbf1c2017-06-05 23:51:51 +0530280 "&& esbc_validate ${scripthdraddr};" \
281 "source ${scriptaddr}\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800282 "qspi_bootcmd=echo Trying load from qspi..;" \
283 "sf probe && sf read $load_addr " \
Wen He283e4ab2019-11-14 15:08:15 +0800284 "$kernel_start $kernel_size; env exists secureboot " \
285 "&& sf read $kernelheader_addr_r $kernelheader_start " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530286 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
287 "bootm $load_addr#$board\0" \
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800288 "nor_bootcmd=echo Trying load from nor..;" \
289 "cp.b $kernel_addr $load_addr " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530290 "$kernel_size; env exists secureboot " \
291 "&& cp.b $kernelheader_addr $kernelheader_addr_r " \
292 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
293 "bootm $load_addr#$board\0" \
Wen Heeb967b92018-11-20 16:55:25 +0800294 "nand_bootcmd=echo Trying load from NAND..;" \
295 "nand info; nand read $load_addr " \
296 "$kernel_start $kernel_size; env exists secureboot " \
297 "&& nand read $kernelheader_addr_r $kernelheader_start " \
298 "$kernelheader_size && esbc_validate ${kernelheader_addr_r}; " \
299 "bootm $load_addr#$board\0" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800300 "sd_bootcmd=echo Trying load from SD ..;" \
301 "mmcinfo; mmc read $load_addr " \
302 "$kernel_addr_sd $kernel_size_sd && " \
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530303 "env exists secureboot && mmc read $kernelheader_addr_r " \
304 "$kernelhdr_addr_sd $kernelhdr_size_sd " \
305 " && esbc_validate ${kernelheader_addr_r};" \
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800306 "bootm $load_addr#$board\0"
307
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800308
309#undef CONFIG_BOOTCOMMAND
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000310#ifdef CONFIG_TFABOOT
311#define QSPI_NOR_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
312 "env exists secureboot && esbc_halt;"
313#define SD_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
314 "env exists secureboot && esbc_halt;"
315#define IFC_NOR_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
316 "env exists secureboot && esbc_halt;"
Pankit Garg1f3d7392018-12-27 04:37:53 +0000317#define IFC_NAND_BOOTCOMMAND "run distro_bootcmd; run nand_bootcmd; " \
318 "env exists secureboot && esbc_halt;"
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000319#else
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800320#if defined(CONFIG_QSPI_BOOT) || defined(CONFIG_SD_BOOT_QSPI)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530321#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run qspi_bootcmd; " \
322 "env exists secureboot && esbc_halt;"
Shengzhou Liu1c8263d2017-11-09 17:57:55 +0800323#elif defined(CONFIG_SD_BOOT)
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530324#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run sd_bootcmd; " \
325 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800326#else
Vinitha Pillai-B572239b457cc2017-11-22 10:38:35 +0530327#define CONFIG_BOOTCOMMAND "run distro_bootcmd; run nor_bootcmd; " \
328 "env exists secureboot && esbc_halt;"
Shengzhou Liu5ba909f2017-06-08 15:59:48 +0800329#endif
Sumit Garg4139b172017-03-30 09:52:38 +0530330#endif
Rajesh Bhagatf71b5f12018-11-05 18:02:44 +0000331#endif
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800332
333/* Monitor Command Prompt */
334#define CONFIG_SYS_CBSIZE 512 /* Console I/O Buffer Size */
Sumit Garg4139b172017-03-30 09:52:38 +0530335
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800336#define CONFIG_SYS_MAXARGS 64 /* max command args */
337
338#define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
339
Simon Glass457e51c2017-05-17 08:23:10 -0600340#include <asm/arch/soc.h>
341
Mingkai Huf3a8e2b2015-10-26 19:47:52 +0800342#endif /* __LS1043A_COMMON_H */