Alexey Brodkin | 288aaac | 2014-02-04 12:56:13 +0400 | [diff] [blame] | 1 | /* |
| 2 | * Copyright (C) 2004, 2007-2010, 2011-2012 Synopsys, Inc. All rights reserved. |
| 3 | * |
| 4 | * SPDX-License-Identifier: GPL-2.0+ |
| 5 | */ |
| 6 | |
| 7 | #ifndef _ASM_ARC_ARCREGS_H |
| 8 | #define _ASM_ARC_ARCREGS_H |
| 9 | |
Alexey Brodkin | 812980b | 2015-02-03 13:58:11 +0300 | [diff] [blame] | 10 | #include <asm/cache.h> |
Eugeniy Paltsev | 5e0c68e | 2018-03-21 15:58:49 +0300 | [diff] [blame] | 11 | #include <config.h> |
Alexey Brodkin | 812980b | 2015-02-03 13:58:11 +0300 | [diff] [blame] | 12 | |
Alexey Brodkin | 288aaac | 2014-02-04 12:56:13 +0400 | [diff] [blame] | 13 | /* |
| 14 | * ARC architecture has additional address space - auxiliary registers. |
| 15 | * These registers are mostly used for configuration purposes. |
| 16 | * These registers are not memory mapped and special commands are used for |
| 17 | * access: "lr"/"sr". |
| 18 | */ |
| 19 | |
| 20 | #define ARC_AUX_IDENTITY 0x04 |
| 21 | #define ARC_AUX_STATUS32 0x0a |
| 22 | |
| 23 | /* Instruction cache related auxiliary registers */ |
| 24 | #define ARC_AUX_IC_IVIC 0x10 |
| 25 | #define ARC_AUX_IC_CTRL 0x11 |
| 26 | #define ARC_AUX_IC_IVIL 0x19 |
Alexey Brodkin | 5ff40f3 | 2015-02-03 13:58:12 +0300 | [diff] [blame] | 27 | #if (CONFIG_ARC_MMU_VER == 3) |
Alexey Brodkin | 288aaac | 2014-02-04 12:56:13 +0400 | [diff] [blame] | 28 | #define ARC_AUX_IC_PTAG 0x1E |
| 29 | #endif |
Igor Guryanov | f8cf3d1 | 2014-12-24 16:07:07 +0300 | [diff] [blame] | 30 | #define ARC_BCR_IC_BUILD 0x77 |
Eugeniy Paltsev | 64f4742 | 2017-11-28 16:51:07 +0300 | [diff] [blame] | 31 | #define AUX_AUX_CACHE_LIMIT 0x5D |
| 32 | #define ARC_AUX_NON_VOLATILE_LIMIT 0x5E |
| 33 | |
| 34 | /* ICCM and DCCM auxiliary registers */ |
| 35 | #define ARC_AUX_DCCM_BASE 0x18 /* DCCM Base Addr ARCv2 */ |
| 36 | #define ARC_AUX_ICCM_BASE 0x208 /* ICCM Base Addr ARCv2 */ |
Alexey Brodkin | 288aaac | 2014-02-04 12:56:13 +0400 | [diff] [blame] | 37 | |
| 38 | /* Timer related auxiliary registers */ |
| 39 | #define ARC_AUX_TIMER0_CNT 0x21 /* Timer 0 count */ |
| 40 | #define ARC_AUX_TIMER0_CTRL 0x22 /* Timer 0 control */ |
| 41 | #define ARC_AUX_TIMER0_LIMIT 0x23 /* Timer 0 limit */ |
| 42 | |
Vlad Zakharov | ad9b5f7 | 2017-03-21 14:49:47 +0300 | [diff] [blame] | 43 | #define ARC_AUX_TIMER1_CNT 0x100 /* Timer 1 count */ |
| 44 | #define ARC_AUX_TIMER1_CTRL 0x101 /* Timer 1 control */ |
| 45 | #define ARC_AUX_TIMER1_LIMIT 0x102 /* Timer 1 limit */ |
| 46 | |
Alexey Brodkin | 288aaac | 2014-02-04 12:56:13 +0400 | [diff] [blame] | 47 | #define ARC_AUX_INTR_VEC_BASE 0x25 |
| 48 | |
| 49 | /* Data cache related auxiliary registers */ |
| 50 | #define ARC_AUX_DC_IVDC 0x47 |
| 51 | #define ARC_AUX_DC_CTRL 0x48 |
| 52 | |
| 53 | #define ARC_AUX_DC_IVDL 0x4A |
| 54 | #define ARC_AUX_DC_FLSH 0x4B |
| 55 | #define ARC_AUX_DC_FLDL 0x4C |
Alexey Brodkin | 5ff40f3 | 2015-02-03 13:58:12 +0300 | [diff] [blame] | 56 | #if (CONFIG_ARC_MMU_VER == 3) |
Alexey Brodkin | 288aaac | 2014-02-04 12:56:13 +0400 | [diff] [blame] | 57 | #define ARC_AUX_DC_PTAG 0x5C |
| 58 | #endif |
Igor Guryanov | f8cf3d1 | 2014-12-24 16:07:07 +0300 | [diff] [blame] | 59 | #define ARC_BCR_DC_BUILD 0x72 |
Alexey Brodkin | 6eb15e5 | 2015-03-30 13:36:04 +0300 | [diff] [blame] | 60 | #define ARC_BCR_SLC 0xce |
Alexey Brodkin | ef639e6 | 2015-05-18 16:56:26 +0300 | [diff] [blame] | 61 | #define ARC_AUX_SLC_CONFIG 0x901 |
| 62 | #define ARC_AUX_SLC_CTRL 0x903 |
Alexey Brodkin | 6eb15e5 | 2015-03-30 13:36:04 +0300 | [diff] [blame] | 63 | #define ARC_AUX_SLC_FLUSH 0x904 |
| 64 | #define ARC_AUX_SLC_INVALIDATE 0x905 |
Alexey Brodkin | ef639e6 | 2015-05-18 16:56:26 +0300 | [diff] [blame] | 65 | #define ARC_AUX_SLC_IVDL 0x910 |
| 66 | #define ARC_AUX_SLC_FLDL 0x912 |
Eugeniy Paltsev | 41cada4 | 2018-01-16 19:20:26 +0300 | [diff] [blame] | 67 | #define ARC_AUX_SLC_RGN_START 0x914 |
| 68 | #define ARC_AUX_SLC_RGN_START1 0x915 |
| 69 | #define ARC_AUX_SLC_RGN_END 0x916 |
| 70 | #define ARC_AUX_SLC_RGN_END1 0x917 |
Alexey Brodkin | db6ce23 | 2015-12-14 17:15:13 +0300 | [diff] [blame] | 71 | #define ARC_BCR_CLUSTER 0xcf |
| 72 | |
Eugeniy Paltsev | 41cada4 | 2018-01-16 19:20:26 +0300 | [diff] [blame] | 73 | /* MMU Management regs */ |
| 74 | #define ARC_AUX_MMU_BCR 0x06f |
| 75 | |
Alexey Brodkin | db6ce23 | 2015-12-14 17:15:13 +0300 | [diff] [blame] | 76 | /* IO coherency related auxiliary registers */ |
| 77 | #define ARC_AUX_IO_COH_ENABLE 0x500 |
| 78 | #define ARC_AUX_IO_COH_PARTIAL 0x501 |
| 79 | #define ARC_AUX_IO_COH_AP0_BASE 0x508 |
| 80 | #define ARC_AUX_IO_COH_AP0_SIZE 0x509 |
Alexey Brodkin | 288aaac | 2014-02-04 12:56:13 +0400 | [diff] [blame] | 81 | |
| 82 | #ifndef __ASSEMBLY__ |
| 83 | /* Accessors for auxiliary registers */ |
| 84 | #define read_aux_reg(reg) __builtin_arc_lr(reg) |
| 85 | |
| 86 | /* gcc builtin sr needs reg param to be long immediate */ |
| 87 | #define write_aux_reg(reg_immed, val) \ |
| 88 | __builtin_arc_sr((unsigned int)val, reg_immed) |
Eugeniy Paltsev | e59c379 | 2017-11-28 16:48:40 +0300 | [diff] [blame] | 89 | |
| 90 | /* ARCNUM [15:8] - field to identify each core in a multi-core system */ |
| 91 | #define CPU_ID_GET() ((read_aux_reg(ARC_AUX_IDENTITY) & 0xFF00) >> 8) |
Eugeniy Paltsev | 5e0c68e | 2018-03-21 15:58:49 +0300 | [diff] [blame] | 92 | |
| 93 | static const inline int is_isa_arcv2(void) |
| 94 | { |
| 95 | return IS_ENABLED(CONFIG_ISA_ARCV2); |
| 96 | } |
| 97 | |
| 98 | static const inline int is_isa_arcompact(void) |
| 99 | { |
| 100 | return IS_ENABLED(CONFIG_ISA_ARCOMPACT); |
| 101 | } |
Alexey Brodkin | 288aaac | 2014-02-04 12:56:13 +0400 | [diff] [blame] | 102 | #endif /* __ASSEMBLY__ */ |
| 103 | |
| 104 | #endif /* _ASM_ARC_ARCREGS_H */ |