blob: e7edd544e2e1eda12261d11d7b1a0e54e4dddbf2 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
maxims@google.comf6a6a9f2017-01-18 13:44:57 -08002/*
3 * Copyright (c) 2016 Google, Inc
maxims@google.comf6a6a9f2017-01-18 13:44:57 -08004 */
5#include <common.h>
6#include <dm.h>
7#include <ram.h>
8#include <timer.h>
9#include <asm/io.h>
10#include <asm/arch/timer.h>
11#include <asm/arch/wdt.h>
12#include <linux/err.h>
13#include <dm/uclass.h>
14
15/*
16 * Second Watchdog Timer by default is configured
17 * to trigger secondary boot source.
18 */
19#define AST_2ND_BOOT_WDT 1
20
21/*
22 * Third Watchdog Timer by default is configured
23 * to toggle Flash address mode switch before reset.
24 */
25#define AST_FLASH_ADDR_DETECT_WDT 2
26
27DECLARE_GLOBAL_DATA_PTR;
28
29void lowlevel_init(void)
30{
31 /*
32 * These two watchdogs need to be stopped as soon as possible,
33 * otherwise the board might hang. By default they are set to
34 * a very short timeout and even simple debug write to serial
35 * console early in the init process might cause them to fire.
36 */
37 struct ast_wdt *flash_addr_wdt =
38 (struct ast_wdt *)(WDT_BASE +
39 sizeof(struct ast_wdt) *
40 AST_FLASH_ADDR_DETECT_WDT);
41
42 clrbits_le32(&flash_addr_wdt->ctrl, WDT_CTRL_EN);
43
44#ifndef CONFIG_FIRMWARE_2ND_BOOT
45 struct ast_wdt *sec_boot_wdt =
46 (struct ast_wdt *)(WDT_BASE +
47 sizeof(struct ast_wdt) *
48 AST_2ND_BOOT_WDT);
49
50 clrbits_le32(&sec_boot_wdt->ctrl, WDT_CTRL_EN);
51#endif
52}
53
54int board_init(void)
55{
56 gd->bd->bi_boot_params = CONFIG_SYS_SDRAM_BASE + 0x100;
57
58 return 0;
59}
60
61int dram_init(void)
62{
63 struct udevice *dev;
64 struct ram_info ram;
65 int ret;
66
67 ret = uclass_get_device(UCLASS_RAM, 0, &dev);
68 if (ret) {
69 debug("DRAM FAIL1\r\n");
70 return ret;
71 }
72
73 ret = ram_get_info(dev, &ram);
74 if (ret) {
75 debug("DRAM FAIL2\r\n");
76 return ret;
77 }
78
79 gd->ram_size = ram.size;
80
81 return 0;
82}