blob: c5c054e1811d97016d883941db95d45e6e4eeed2 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001/* SPDX-License-Identifier: GPL-2.0+ */
Masahiro Yamada5894ca02014-10-03 19:21:06 +09002/*
3 * UniPhier SC (System Control) block registers
4 *
Masahiro Yamada29d63a52016-07-22 20:20:11 +09005 * Copyright (C) 2011-2015 Panasonic Corporation
6 * Copyright (C) 2015-2016 Socionext Inc.
7 * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
Masahiro Yamada5894ca02014-10-03 19:21:06 +09008 */
9
10#ifndef ARCH_SC_REGS_H
11#define ARCH_SC_REGS_H
12
13#define SC_BASE_ADDR 0x61840000
14
Masahiro Yamada28f40d42015-09-22 00:27:40 +090015#define SC_DPLLOSCCTRL (SC_BASE_ADDR | 0x1110)
16#define SC_DPLLOSCCTRL_DPLLST (0x1 << 1)
17#define SC_DPLLOSCCTRL_DPLLEN (0x1 << 0)
18
Masahiro Yamada5894ca02014-10-03 19:21:06 +090019#define SC_DPLLCTRL (SC_BASE_ADDR | 0x1200)
20#define SC_DPLLCTRL_SSC_EN (0x1 << 31)
21#define SC_DPLLCTRL_FOUTMODE_MASK (0xf << 16)
22#define SC_DPLLCTRL_SSC_RATE (0x1 << 15)
23
24#define SC_DPLLCTRL2 (SC_BASE_ADDR | 0x1204)
25#define SC_DPLLCTRL2_NRSTDS (0x1 << 28)
26
27#define SC_DPLLCTRL3 (SC_BASE_ADDR | 0x1208)
28#define SC_DPLLCTRL3_LPFSEL_COEF2 (0x0 << 31)
29#define SC_DPLLCTRL3_LPFSEL_COEF3 (0x1 << 31)
30
31#define SC_UPLLCTRL (SC_BASE_ADDR | 0x1210)
32
33#define SC_VPLL27ACTRL (SC_BASE_ADDR | 0x1270)
34#define SC_VPLL27ACTRL2 (SC_BASE_ADDR | 0x1274)
35#define SC_VPLL27ACTRL3 (SC_BASE_ADDR | 0x1278)
36
37#define SC_VPLL27BCTRL (SC_BASE_ADDR | 0x1290)
38#define SC_VPLL27BCTRL2 (SC_BASE_ADDR | 0x1294)
39#define SC_VPLL27BCTRL3 (SC_BASE_ADDR | 0x1298)
40
41#define SC_RSTCTRL (SC_BASE_ADDR | 0x2000)
Masahiro Yamada15351632015-02-27 02:26:58 +090042#define SC_RSTCTRL_NRST_USB3B0 (0x1 << 17) /* USB3 #0 bus */
43#define SC_RSTCTRL_NRST_USB3C0 (0x1 << 16) /* USB3 #0 core */
Masahiro Yamada5894ca02014-10-03 19:21:06 +090044#define SC_RSTCTRL_NRST_ETHER (0x1 << 12)
Masahiro Yamada42ca6982015-02-27 02:26:53 +090045#define SC_RSTCTRL_NRST_STDMAC (0x1 << 10)
Masahiro Yamada15351632015-02-27 02:26:58 +090046#define SC_RSTCTRL_NRST_GIO (0x1 << 6)
Masahiro Yamada28f40d42015-09-22 00:27:40 +090047/* Pro4 or older */
Masahiro Yamada5894ca02014-10-03 19:21:06 +090048#define SC_RSTCTRL_NRST_UMC1 (0x1 << 5)
49#define SC_RSTCTRL_NRST_UMC0 (0x1 << 4)
50#define SC_RSTCTRL_NRST_NAND (0x1 << 2)
51
52#define SC_RSTCTRL2 (SC_BASE_ADDR | 0x2004)
Masahiro Yamada15351632015-02-27 02:26:58 +090053#define SC_RSTCTRL2_NRST_USB3B1 (0x1 << 17) /* USB3 #1 bus */
54#define SC_RSTCTRL2_NRST_USB3C1 (0x1 << 16) /* USB3 #1 core */
55
Masahiro Yamada5894ca02014-10-03 19:21:06 +090056#define SC_RSTCTRL3 (SC_BASE_ADDR | 0x2008)
57
Masahiro Yamada28f40d42015-09-22 00:27:40 +090058/* Pro5 or newer */
59#define SC_RSTCTRL4 (SC_BASE_ADDR | 0x200c)
60#define SC_RSTCTRL4_NRST_UMCSB (0x1 << 12) /* UMC system bus */
61#define SC_RSTCTRL4_NRST_UMCA2 (0x1 << 10) /* UMC ch2 standby */
62#define SC_RSTCTRL4_NRST_UMCA1 (0x1 << 9) /* UMC ch1 standby */
63#define SC_RSTCTRL4_NRST_UMCA0 (0x1 << 8) /* UMC ch0 standby */
Masahiro Yamada019df872015-09-22 00:27:41 +090064#define SC_RSTCTRL4_NRST_UMC32 (0x1 << 6) /* UMC ch2 */
Masahiro Yamada28f40d42015-09-22 00:27:40 +090065#define SC_RSTCTRL4_NRST_UMC31 (0x1 << 5) /* UMC ch1 */
66#define SC_RSTCTRL4_NRST_UMC30 (0x1 << 4) /* UMC ch0 */
67
Masahiro Yamada29d63a52016-07-22 20:20:11 +090068#define SC_RSTCTRL5 (SC_BASE_ADDR | 0x2010)
69
70#define SC_RSTCTRL6 (SC_BASE_ADDR | 0x2014)
71
Masahiro Yamada5894ca02014-10-03 19:21:06 +090072#define SC_CLKCTRL (SC_BASE_ADDR | 0x2104)
Masahiro Yamada15351632015-02-27 02:26:58 +090073#define SC_CLKCTRL_CEN_USB31 (0x1 << 17) /* USB3 #1 */
74#define SC_CLKCTRL_CEN_USB30 (0x1 << 16) /* USB3 #0 */
Masahiro Yamadaf267b812015-02-27 02:26:50 +090075#define SC_CLKCTRL_CEN_ETHER (0x1 << 12)
76#define SC_CLKCTRL_CEN_MIO (0x1 << 11)
Masahiro Yamada42ca6982015-02-27 02:26:53 +090077#define SC_CLKCTRL_CEN_STDMAC (0x1 << 10)
Masahiro Yamada15351632015-02-27 02:26:58 +090078#define SC_CLKCTRL_CEN_GIO (0x1 << 6)
Masahiro Yamada28f40d42015-09-22 00:27:40 +090079/* Pro4 or older */
Masahiro Yamadaf267b812015-02-27 02:26:50 +090080#define SC_CLKCTRL_CEN_UMC (0x1 << 4)
81#define SC_CLKCTRL_CEN_NAND (0x1 << 2)
82#define SC_CLKCTRL_CEN_SBC (0x1 << 1)
83#define SC_CLKCTRL_CEN_PERI (0x1 << 0)
Masahiro Yamada5894ca02014-10-03 19:21:06 +090084
Masahiro Yamada28f40d42015-09-22 00:27:40 +090085/* Pro5 or newer */
86#define SC_CLKCTRL4 (SC_BASE_ADDR | 0x210c)
87#define SC_CLKCTRL4_CEN_UMCSB (0x1 << 12) /* UMC system bus */
Masahiro Yamada019df872015-09-22 00:27:41 +090088#define SC_CLKCTRL4_CEN_UMC2 (0x1 << 2) /* UMC ch2 */
Masahiro Yamada28f40d42015-09-22 00:27:40 +090089#define SC_CLKCTRL4_CEN_UMC1 (0x1 << 1) /* UMC ch1 */
90#define SC_CLKCTRL4_CEN_UMC0 (0x1 << 0) /* UMC ch0 */
91
Masahiro Yamada5894ca02014-10-03 19:21:06 +090092/* System reset control register */
93#define SC_IRQTIMSET (SC_BASE_ADDR | 0x3000)
94#define SC_SLFRSTSEL (SC_BASE_ADDR | 0x3010)
95#define SC_SLFRSTCTL (SC_BASE_ADDR | 0x3014)
96
97#endif /* ARCH_SC_REGS_H */