blob: af9790d3a0b299026df1ce76d8c23f3cc850fad4 [file] [log] [blame]
Tom Rini83d290c2018-05-06 17:58:06 -04001// SPDX-License-Identifier: GPL-2.0+
Michal Simek194846f2012-09-14 00:55:24 +00002/*
3 * Copyright (C) 2012 Michal Simek <monstr@monstr.eu>
4 * Copyright (C) 2011-2012 Xilinx, Inc. All rights reserved.
Michal Simek194846f2012-09-14 00:55:24 +00005 */
6
Michal Simek59da82e2016-07-14 14:40:03 +02007#include <clk.h>
Michal Simek194846f2012-09-14 00:55:24 +00008#include <common.h>
Simon Glass42800ff2015-10-17 19:41:27 -06009#include <debug_uart.h>
10#include <dm.h>
Simon Glassc54c0a42015-10-17 19:41:22 -060011#include <errno.h>
Michal Simekc9416b92014-02-24 11:16:33 +010012#include <fdtdec.h>
Michal Simek194846f2012-09-14 00:55:24 +000013#include <watchdog.h>
14#include <asm/io.h>
15#include <linux/compiler.h>
16#include <serial.h>
Michal Simekbf834952013-12-19 23:38:58 +053017#include <asm/arch/hardware.h>
Michal Simek194846f2012-09-14 00:55:24 +000018
Michal Simek6cd0f2a2016-02-03 15:16:51 +010019#define ZYNQ_UART_SR_TXEMPTY (1 << 3) /* TX FIFO empty */
Simon Glass42800ff2015-10-17 19:41:27 -060020#define ZYNQ_UART_SR_TXACTIVE (1 << 11) /* TX active */
Michal Simek194846f2012-09-14 00:55:24 +000021#define ZYNQ_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
22
23#define ZYNQ_UART_CR_TX_EN 0x00000010 /* TX enabled */
24#define ZYNQ_UART_CR_RX_EN 0x00000004 /* RX enabled */
25#define ZYNQ_UART_CR_TXRST 0x00000002 /* TX logic reset */
26#define ZYNQ_UART_CR_RXRST 0x00000001 /* RX logic reset */
27
28#define ZYNQ_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
29
Michal Simek194846f2012-09-14 00:55:24 +000030struct uart_zynq {
Michal Simeka2425e62015-01-07 15:00:47 +010031 u32 control; /* 0x0 - Control Register [8:0] */
32 u32 mode; /* 0x4 - Mode Register [10:0] */
Michal Simek194846f2012-09-14 00:55:24 +000033 u32 reserved1[4];
Michal Simeka2425e62015-01-07 15:00:47 +010034 u32 baud_rate_gen; /* 0x18 - Baud Rate Generator [15:0] */
Michal Simek194846f2012-09-14 00:55:24 +000035 u32 reserved2[4];
Michal Simeka2425e62015-01-07 15:00:47 +010036 u32 channel_sts; /* 0x2c - Channel Status [11:0] */
37 u32 tx_rx_fifo; /* 0x30 - FIFO [15:0] or [7:0] */
38 u32 baud_rate_divider; /* 0x34 - Baud Rate Divider [7:0] */
Michal Simek194846f2012-09-14 00:55:24 +000039};
40
Simon Glass42800ff2015-10-17 19:41:27 -060041struct zynq_uart_priv {
42 struct uart_zynq *regs;
Michal Simek194846f2012-09-14 00:55:24 +000043};
44
Michal Simek194846f2012-09-14 00:55:24 +000045/* Set up the baud rate in gd struct */
Simon Glassc54c0a42015-10-17 19:41:22 -060046static void _uart_zynq_serial_setbrg(struct uart_zynq *regs,
47 unsigned long clock, unsigned long baud)
Michal Simek194846f2012-09-14 00:55:24 +000048{
49 /* Calculation results. */
50 unsigned int calc_bauderror, bdiv, bgen;
51 unsigned long calc_baud = 0;
Michal Simek194846f2012-09-14 00:55:24 +000052
Michal Simek04bc5c92015-04-15 13:05:06 +020053 /* Covering case where input clock is so slow */
Simon Glassc54c0a42015-10-17 19:41:22 -060054 if (clock < 1000000 && baud > 4800)
55 baud = 4800;
Michal Simek04bc5c92015-04-15 13:05:06 +020056
Michal Simek194846f2012-09-14 00:55:24 +000057 /* master clock
58 * Baud rate = ------------------
59 * bgen * (bdiv + 1)
60 *
61 * Find acceptable values for baud generation.
62 */
63 for (bdiv = 4; bdiv < 255; bdiv++) {
64 bgen = clock / (baud * (bdiv + 1));
65 if (bgen < 2 || bgen > 65535)
66 continue;
67
68 calc_baud = clock / (bgen * (bdiv + 1));
69
70 /*
71 * Use first calculated baudrate with
72 * an acceptable (<3%) error
73 */
74 if (baud > calc_baud)
75 calc_bauderror = baud - calc_baud;
76 else
77 calc_bauderror = calc_baud - baud;
78 if (((calc_bauderror * 100) / baud) < 3)
79 break;
80 }
81
82 writel(bdiv, &regs->baud_rate_divider);
83 writel(bgen, &regs->baud_rate_gen);
84}
85
Simon Glassc54c0a42015-10-17 19:41:22 -060086/* Initialize the UART, with...some settings. */
87static void _uart_zynq_serial_init(struct uart_zynq *regs)
88{
89 /* RX/TX enabled & reset */
90 writel(ZYNQ_UART_CR_TX_EN | ZYNQ_UART_CR_RX_EN | ZYNQ_UART_CR_TXRST | \
91 ZYNQ_UART_CR_RXRST, &regs->control);
92 writel(ZYNQ_UART_MR_PARITY_NONE, &regs->mode); /* 8 bit, no parity */
93}
94
Simon Glassc54c0a42015-10-17 19:41:22 -060095static int _uart_zynq_serial_putc(struct uart_zynq *regs, const char c)
96{
Michal Simek6cd0f2a2016-02-03 15:16:51 +010097 if (!(readl(&regs->channel_sts) & ZYNQ_UART_SR_TXEMPTY))
Simon Glassc54c0a42015-10-17 19:41:22 -060098 return -EAGAIN;
99
100 writel(c, &regs->tx_rx_fifo);
101
102 return 0;
103}
104
Simon Glass42800ff2015-10-17 19:41:27 -0600105int zynq_serial_setbrg(struct udevice *dev, int baudrate)
Michal Simek194846f2012-09-14 00:55:24 +0000106{
Simon Glass42800ff2015-10-17 19:41:27 -0600107 struct zynq_uart_priv *priv = dev_get_priv(dev);
Michal Simek59da82e2016-07-14 14:40:03 +0200108 unsigned long clock;
Michal Simek194846f2012-09-14 00:55:24 +0000109
Michal Simek59da82e2016-07-14 14:40:03 +0200110 int ret;
111 struct clk clk;
112
113 ret = clk_get_by_index(dev, 0, &clk);
114 if (ret < 0) {
115 dev_err(dev, "failed to get clock\n");
116 return ret;
117 }
118
119 clock = clk_get_rate(&clk);
120 if (IS_ERR_VALUE(clock)) {
121 dev_err(dev, "failed to get rate\n");
122 return clock;
123 }
124 debug("%s: CLK %ld\n", __func__, clock);
125
126 ret = clk_enable(&clk);
127 if (ret && ret != -ENOSYS) {
128 dev_err(dev, "failed to enable clock\n");
129 return ret;
130 }
Stefan Herbrechtsmeier781745b2017-01-17 16:27:30 +0100131
Simon Glass42800ff2015-10-17 19:41:27 -0600132 _uart_zynq_serial_setbrg(priv->regs, clock, baudrate);
Michal Simek194846f2012-09-14 00:55:24 +0000133
Simon Glass42800ff2015-10-17 19:41:27 -0600134 return 0;
Michal Simek194846f2012-09-14 00:55:24 +0000135}
136
Simon Glass42800ff2015-10-17 19:41:27 -0600137static int zynq_serial_probe(struct udevice *dev)
Michal Simek194846f2012-09-14 00:55:24 +0000138{
Simon Glass42800ff2015-10-17 19:41:27 -0600139 struct zynq_uart_priv *priv = dev_get_priv(dev);
140
141 _uart_zynq_serial_init(priv->regs);
142
143 return 0;
Michal Simek194846f2012-09-14 00:55:24 +0000144}
145
Simon Glass42800ff2015-10-17 19:41:27 -0600146static int zynq_serial_getc(struct udevice *dev)
Michal Simek194846f2012-09-14 00:55:24 +0000147{
Simon Glass42800ff2015-10-17 19:41:27 -0600148 struct zynq_uart_priv *priv = dev_get_priv(dev);
149 struct uart_zynq *regs = priv->regs;
Michal Simek194846f2012-09-14 00:55:24 +0000150
Simon Glass42800ff2015-10-17 19:41:27 -0600151 if (readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY)
152 return -EAGAIN;
Michal Simek194846f2012-09-14 00:55:24 +0000153
Michal Simek194846f2012-09-14 00:55:24 +0000154 return readl(&regs->tx_rx_fifo);
155}
156
Simon Glass42800ff2015-10-17 19:41:27 -0600157static int zynq_serial_putc(struct udevice *dev, const char ch)
Michal Simekc9416b92014-02-24 11:16:33 +0100158{
Simon Glass42800ff2015-10-17 19:41:27 -0600159 struct zynq_uart_priv *priv = dev_get_priv(dev);
Michal Simekc9416b92014-02-24 11:16:33 +0100160
Simon Glass42800ff2015-10-17 19:41:27 -0600161 return _uart_zynq_serial_putc(priv->regs, ch);
Michal Simekc9416b92014-02-24 11:16:33 +0100162}
Tom Rini51d81022012-10-08 14:46:23 -0700163
Simon Glass42800ff2015-10-17 19:41:27 -0600164static int zynq_serial_pending(struct udevice *dev, bool input)
Tom Rini51d81022012-10-08 14:46:23 -0700165{
Simon Glass42800ff2015-10-17 19:41:27 -0600166 struct zynq_uart_priv *priv = dev_get_priv(dev);
167 struct uart_zynq *regs = priv->regs;
168
169 if (input)
170 return !(readl(&regs->channel_sts) & ZYNQ_UART_SR_RXEMPTY);
171 else
172 return !!(readl(&regs->channel_sts) & ZYNQ_UART_SR_TXACTIVE);
Tom Rini51d81022012-10-08 14:46:23 -0700173}
Simon Glassc54c0a42015-10-17 19:41:22 -0600174
Simon Glass42800ff2015-10-17 19:41:27 -0600175static int zynq_serial_ofdata_to_platdata(struct udevice *dev)
176{
177 struct zynq_uart_priv *priv = dev_get_priv(dev);
Simon Glass42800ff2015-10-17 19:41:27 -0600178
Simon Glassa821c4a2017-05-17 17:18:05 -0600179 priv->regs = (struct uart_zynq *)devfdt_get_addr(dev);
Simon Glass42800ff2015-10-17 19:41:27 -0600180
181 return 0;
182}
183
184static const struct dm_serial_ops zynq_serial_ops = {
185 .putc = zynq_serial_putc,
186 .pending = zynq_serial_pending,
187 .getc = zynq_serial_getc,
188 .setbrg = zynq_serial_setbrg,
189};
190
191static const struct udevice_id zynq_serial_ids[] = {
192 { .compatible = "xlnx,xuartps" },
193 { .compatible = "cdns,uart-r1p8" },
Michal Simeka2533182016-01-14 11:45:52 +0100194 { .compatible = "cdns,uart-r1p12" },
Simon Glass42800ff2015-10-17 19:41:27 -0600195 { }
196};
197
Michal Simek6bf87da2015-12-01 14:29:34 +0100198U_BOOT_DRIVER(serial_zynq) = {
Simon Glass42800ff2015-10-17 19:41:27 -0600199 .name = "serial_zynq",
200 .id = UCLASS_SERIAL,
201 .of_match = zynq_serial_ids,
202 .ofdata_to_platdata = zynq_serial_ofdata_to_platdata,
203 .priv_auto_alloc_size = sizeof(struct zynq_uart_priv),
204 .probe = zynq_serial_probe,
205 .ops = &zynq_serial_ops,
206 .flags = DM_FLAG_PRE_RELOC,
207};
208
Simon Glassc54c0a42015-10-17 19:41:22 -0600209#ifdef CONFIG_DEBUG_UART_ZYNQ
Michal Simek80dc9992016-01-05 12:49:21 +0100210static inline void _debug_uart_init(void)
Simon Glassc54c0a42015-10-17 19:41:22 -0600211{
212 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
213
214 _uart_zynq_serial_init(regs);
215 _uart_zynq_serial_setbrg(regs, CONFIG_DEBUG_UART_CLOCK,
216 CONFIG_BAUDRATE);
217}
218
219static inline void _debug_uart_putc(int ch)
220{
221 struct uart_zynq *regs = (struct uart_zynq *)CONFIG_DEBUG_UART_BASE;
222
223 while (_uart_zynq_serial_putc(regs, ch) == -EAGAIN)
224 WATCHDOG_RESET();
225}
226
227DEBUG_UART_FUNCS
228
229#endif